]> cvs.zerfleddert.de Git - proxmark3-svn/blame - armsrc/iso14443a.c
CHG: 'hf 14a sim e' - it now has a parameter for setfoundkeys to emulator memory.
[proxmark3-svn] / armsrc / iso14443a.c
CommitLineData
a126332a 1 //-----------------------------------------------------------------------------
b62a5a84 2// Merlok - June 2011, 2012
15c4dc5a 3// Gerhard de Koning Gans - May 2008
534983d7 4// Hagen Fritsch - June 2010
bd20f8f4 5//
6// This code is licensed to you under the terms of the GNU GPL, version 2 or,
7// at your option, any later version. See the LICENSE.txt file for the text of
8// the license.
15c4dc5a 9//-----------------------------------------------------------------------------
bd20f8f4 10// Routines to support ISO 14443 type A.
11//-----------------------------------------------------------------------------
534983d7 12#include "iso14443a.h"
f8ada309 13
534983d7 14static uint32_t iso14a_timeout;
1e262141 15int rsamples = 0;
1e262141 16uint8_t trigger = 0;
b0127e65 17// the block number for the ISO14443-4 PCB
18static uint8_t iso14_pcb_blocknum = 0;
15c4dc5a 19
0194ce8f 20static uint8_t* free_buffer_pointer;
21
7bc95e2e 22//
23// ISO14443 timing:
24//
25// minimum time between the start bits of consecutive transfers from reader to tag: 7000 carrier (13.56Mhz) cycles
26#define REQUEST_GUARD_TIME (7000/16 + 1)
27// minimum time between last modulation of tag and next start bit from reader to tag: 1172 carrier cycles
28#define FRAME_DELAY_TIME_PICC_TO_PCD (1172/16 + 1)
29// bool LastCommandWasRequest = FALSE;
30
31//
32// Total delays including SSC-Transfers between ARM and FPGA. These are in carrier clock cycles (1/13,56MHz)
33//
d714d3ef 34// When the PM acts as reader and is receiving tag data, it takes
35// 3 ticks delay in the AD converter
36// 16 ticks until the modulation detector completes and sets curbit
37// 8 ticks until bit_to_arm is assigned from curbit
38// 8*16 ticks for the transfer from FPGA to ARM
7bc95e2e 39// 4*16 ticks until we measure the time
40// - 8*16 ticks because we measure the time of the previous transfer
d714d3ef 41#define DELAY_AIR2ARM_AS_READER (3 + 16 + 8 + 8*16 + 4*16 - 8*16)
7bc95e2e 42
43// When the PM acts as a reader and is sending, it takes
44// 4*16 ticks until we can write data to the sending hold register
45// 8*16 ticks until the SHR is transferred to the Sending Shift Register
46// 8 ticks until the first transfer starts
47// 8 ticks later the FPGA samples the data
48// 1 tick to assign mod_sig_coil
49#define DELAY_ARM2AIR_AS_READER (4*16 + 8*16 + 8 + 8 + 1)
50
51// When the PM acts as tag and is receiving it takes
d714d3ef 52// 2 ticks delay in the RF part (for the first falling edge),
7bc95e2e 53// 3 ticks for the A/D conversion,
54// 8 ticks on average until the start of the SSC transfer,
55// 8 ticks until the SSC samples the first data
56// 7*16 ticks to complete the transfer from FPGA to ARM
57// 8 ticks until the next ssp_clk rising edge
d714d3ef 58// 4*16 ticks until we measure the time
7bc95e2e 59// - 8*16 ticks because we measure the time of the previous transfer
d714d3ef 60#define DELAY_AIR2ARM_AS_TAG (2 + 3 + 8 + 8 + 7*16 + 8 + 4*16 - 8*16)
7bc95e2e 61
62// The FPGA will report its internal sending delay in
63uint16_t FpgaSendQueueDelay;
64// the 5 first bits are the number of bits buffered in mod_sig_buf
65// the last three bits are the remaining ticks/2 after the mod_sig_buf shift
66#define DELAY_FPGA_QUEUE (FpgaSendQueueDelay<<1)
67
68// When the PM acts as tag and is sending, it takes
d714d3ef 69// 4*16 ticks until we can write data to the sending hold register
7bc95e2e 70// 8*16 ticks until the SHR is transferred to the Sending Shift Register
71// 8 ticks until the first transfer starts
72// 8 ticks later the FPGA samples the data
73// + a varying number of ticks in the FPGA Delay Queue (mod_sig_buf)
74// + 1 tick to assign mod_sig_coil
d714d3ef 75#define DELAY_ARM2AIR_AS_TAG (4*16 + 8*16 + 8 + 8 + DELAY_FPGA_QUEUE + 1)
7bc95e2e 76
77// When the PM acts as sniffer and is receiving tag data, it takes
78// 3 ticks A/D conversion
d714d3ef 79// 14 ticks to complete the modulation detection
80// 8 ticks (on average) until the result is stored in to_arm
7bc95e2e 81// + the delays in transferring data - which is the same for
82// sniffing reader and tag data and therefore not relevant
d714d3ef 83#define DELAY_TAG_AIR2ARM_AS_SNIFFER (3 + 14 + 8)
7bc95e2e 84
d714d3ef 85// When the PM acts as sniffer and is receiving reader data, it takes
86// 2 ticks delay in analogue RF receiver (for the falling edge of the
87// start bit, which marks the start of the communication)
7bc95e2e 88// 3 ticks A/D conversion
d714d3ef 89// 8 ticks on average until the data is stored in to_arm.
7bc95e2e 90// + the delays in transferring data - which is the same for
91// sniffing reader and tag data and therefore not relevant
d714d3ef 92#define DELAY_READER_AIR2ARM_AS_SNIFFER (2 + 3 + 8)
7bc95e2e 93
94//variables used for timing purposes:
95//these are in ssp_clk cycles:
6a1f2d82 96static uint32_t NextTransferTime;
97static uint32_t LastTimeProxToAirStart;
98static uint32_t LastProxToAirDuration;
7bc95e2e 99
8f51ddb0 100// CARD TO READER - manchester
72934aa3 101// Sequence D: 11110000 modulation with subcarrier during first half
102// Sequence E: 00001111 modulation with subcarrier during second half
103// Sequence F: 00000000 no modulation with subcarrier
8f51ddb0 104// READER TO CARD - miller
72934aa3 105// Sequence X: 00001100 drop after half a period
106// Sequence Y: 00000000 no drop
107// Sequence Z: 11000000 drop at start
108#define SEC_D 0xf0
109#define SEC_E 0x0f
110#define SEC_F 0x00
111#define SEC_X 0x0c
112#define SEC_Y 0x00
113#define SEC_Z 0xc0
15c4dc5a 114
902cb3c0 115void iso14a_set_trigger(bool enable) {
534983d7 116 trigger = enable;
117}
118
b0127e65 119void iso14a_set_timeout(uint32_t timeout) {
120 iso14a_timeout = timeout;
19a700a8 121 if(MF_DBGLEVEL >= 3) Dbprintf("ISO14443A Timeout set to %ld (%dms)", iso14a_timeout, iso14a_timeout / 106);
b0127e65 122}
8556b852 123
19a700a8 124void iso14a_set_ATS_timeout(uint8_t *ats) {
19a700a8 125 uint8_t tb1;
126 uint8_t fwi;
127 uint32_t fwt;
128
129 if (ats[0] > 1) { // there is a format byte T0
130 if ((ats[1] & 0x20) == 0x20) { // there is an interface byte TB(1)
4c0cf2d2 131
132 if ((ats[1] & 0x10) == 0x10) // there is an interface byte TA(1) preceding TB(1)
19a700a8 133 tb1 = ats[3];
4c0cf2d2 134 else
19a700a8 135 tb1 = ats[2];
4c0cf2d2 136
19a700a8 137 fwi = (tb1 & 0xf0) >> 4; // frame waiting indicator (FWI)
ca5bad3d 138 fwt = 256 * 16 * (1 << fwi); // frame waiting time (FWT) in 1/fc
139 //fwt = 4096 * (1 << fwi);
19a700a8 140
ca5bad3d 141 iso14a_set_timeout(fwt/(8*16));
142 //iso14a_set_timeout(fwt/128);
19a700a8 143 }
144 }
145}
146
15c4dc5a 147//-----------------------------------------------------------------------------
148// Generate the parity value for a byte sequence
e30c654b 149//
15c4dc5a 150//-----------------------------------------------------------------------------
91c7a7cc 151void GetParity(const uint8_t *pbtCmd, uint16_t iLen, uint8_t *par) {
6a1f2d82 152 uint16_t paritybit_cnt = 0;
153 uint16_t paritybyte_cnt = 0;
154 uint8_t parityBits = 0;
155
156 for (uint16_t i = 0; i < iLen; i++) {
157 // Generate the parity bits
f8ada309 158 parityBits |= ((oddparity8(pbtCmd[i])) << (7-paritybit_cnt));
6a1f2d82 159 if (paritybit_cnt == 7) {
160 par[paritybyte_cnt] = parityBits; // save 8 Bits parity
161 parityBits = 0; // and advance to next Parity Byte
162 paritybyte_cnt++;
163 paritybit_cnt = 0;
164 } else {
165 paritybit_cnt++;
166 }
5f6d6c90 167 }
6a1f2d82 168
169 // save remaining parity bits
91c7a7cc 170 par[paritybyte_cnt] = parityBits;
15c4dc5a 171}
172
91c7a7cc 173void AppendCrc14443a(uint8_t* data, int len) {
5f6d6c90 174 ComputeCrc14443(CRC_14443_A,data,len,data+len,data+len+1);
15c4dc5a 175}
176
7bc95e2e 177//=============================================================================
178// ISO 14443 Type A - Miller decoder
179//=============================================================================
180// Basics:
181// This decoder is used when the PM3 acts as a tag.
182// The reader will generate "pauses" by temporarily switching of the field.
183// At the PM3 antenna we will therefore measure a modulated antenna voltage.
184// The FPGA does a comparison with a threshold and would deliver e.g.:
185// ........ 1 1 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 .......
186// The Miller decoder needs to identify the following sequences:
187// 2 (or 3) ticks pause followed by 6 (or 5) ticks unmodulated: pause at beginning - Sequence Z ("start of communication" or a "0")
188// 8 ticks without a modulation: no pause - Sequence Y (a "0" or "end of communication" or "no information")
189// 4 ticks unmodulated followed by 2 (or 3) ticks pause: pause in second half - Sequence X (a "1")
190// Note 1: the bitstream may start at any time. We therefore need to sync.
191// Note 2: the interpretation of Sequence Y and Z depends on the preceding sequence.
15c4dc5a 192//-----------------------------------------------------------------------------
b62a5a84 193static tUart Uart;
15c4dc5a 194
d7aa3739 195// Lookup-Table to decide if 4 raw bits are a modulation.
0ec548dc 196// We accept the following:
197// 0001 - a 3 tick wide pause
198// 0011 - a 2 tick wide pause, or a three tick wide pause shifted left
199// 0111 - a 2 tick wide pause shifted left
200// 1001 - a 2 tick wide pause shifted right
d7aa3739 201const bool Mod_Miller_LUT[] = {
0ec548dc 202 FALSE, TRUE, FALSE, TRUE, FALSE, FALSE, FALSE, TRUE,
203 FALSE, TRUE, FALSE, FALSE, FALSE, FALSE, FALSE, FALSE
d7aa3739 204};
0ec548dc 205#define IsMillerModulationNibble1(b) (Mod_Miller_LUT[(b & 0x000000F0) >> 4])
206#define IsMillerModulationNibble2(b) (Mod_Miller_LUT[(b & 0x0000000F)])
d7aa3739 207
91c7a7cc 208void UartReset() {
7bc95e2e 209 Uart.state = STATE_UNSYNCD;
210 Uart.bitCount = 0;
211 Uart.len = 0; // number of decoded data bytes
6a1f2d82 212 Uart.parityLen = 0; // number of decoded parity bytes
7bc95e2e 213 Uart.shiftReg = 0; // shiftreg to hold decoded data bits
6a1f2d82 214 Uart.parityBits = 0; // holds 8 parity bits
7bc95e2e 215 Uart.startTime = 0;
216 Uart.endTime = 0;
46c65fed 217
218 Uart.byteCntMax = 0;
219 Uart.posCnt = 0;
220 Uart.syncBit = 9999;
7bc95e2e 221}
15c4dc5a 222
91c7a7cc 223void UartInit(uint8_t *data, uint8_t *parity) {
6a1f2d82 224 Uart.output = data;
225 Uart.parity = parity;
0ec548dc 226 Uart.fourBits = 0x00000000; // clear the buffer for 4 Bits
6a1f2d82 227 UartReset();
228}
d714d3ef 229
7bc95e2e 230// use parameter non_real_time to provide a timestamp. Set to 0 if the decoder should measure real time
91c7a7cc 231static RAMFUNC bool MillerDecoding(uint8_t bit, uint32_t non_real_time) {
0ec548dc 232 Uart.fourBits = (Uart.fourBits << 8) | bit;
7bc95e2e 233
0c8d25eb 234 if (Uart.state == STATE_UNSYNCD) { // not yet synced
91c7a7cc 235 Uart.syncBit = 9999; // not set
46c65fed 236
237 // 00x11111 2|3 ticks pause followed by 6|5 ticks unmodulated Sequence Z (a "0" or "start of communication")
238 // 11111111 8 ticks unmodulation Sequence Y (a "0" or "end of communication" or "no information")
239 // 111100x1 4 ticks unmodulated followed by 2|3 ticks pause Sequence X (a "1")
240
0ec548dc 241 // The start bit is one ore more Sequence Y followed by a Sequence Z (... 11111111 00x11111). We need to distinguish from
46c65fed 242 // Sequence X followed by Sequence Y followed by Sequence Z (111100x1 11111111 00x11111)
243 // we therefore look for a ...xx1111 11111111 00x11111xxxxxx... pattern
0ec548dc 244 // (12 '1's followed by 2 '0's, eventually followed by another '0', followed by 5 '1's)
46c65fed 245 //
246#define ISO14443A_STARTBIT_MASK 0x07FFEF80 // mask is 00001111 11111111 1110 1111 10000000
247#define ISO14443A_STARTBIT_PATTERN 0x07FF8F80 // pattern is 00001111 11111111 1000 1111 10000000
248
0ec548dc 249 if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 0)) == ISO14443A_STARTBIT_PATTERN >> 0) Uart.syncBit = 7;
250 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 1)) == ISO14443A_STARTBIT_PATTERN >> 1) Uart.syncBit = 6;
251 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 2)) == ISO14443A_STARTBIT_PATTERN >> 2) Uart.syncBit = 5;
252 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 3)) == ISO14443A_STARTBIT_PATTERN >> 3) Uart.syncBit = 4;
253 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 4)) == ISO14443A_STARTBIT_PATTERN >> 4) Uart.syncBit = 3;
254 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 5)) == ISO14443A_STARTBIT_PATTERN >> 5) Uart.syncBit = 2;
255 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 6)) == ISO14443A_STARTBIT_PATTERN >> 6) Uart.syncBit = 1;
256 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 7)) == ISO14443A_STARTBIT_PATTERN >> 7) Uart.syncBit = 0;
257
258 if (Uart.syncBit != 9999) { // found a sync bit
91c7a7cc 259 Uart.startTime = non_real_time ? non_real_time : (GetCountSspClk() & 0xfffffff8);
260 Uart.startTime -= Uart.syncBit;
261 Uart.endTime = Uart.startTime;
262 Uart.state = STATE_START_OF_COMMUNICATION;
263 }
7bc95e2e 264 } else {
15c4dc5a 265
0ec548dc 266 if (IsMillerModulationNibble1(Uart.fourBits >> Uart.syncBit)) {
267 if (IsMillerModulationNibble2(Uart.fourBits >> Uart.syncBit)) { // Modulation in both halves - error
d7aa3739 268 UartReset();
d7aa3739 269 } else { // Modulation in first half = Sequence Z = logic "0"
7bc95e2e 270 if (Uart.state == STATE_MILLER_X) { // error - must not follow after X
271 UartReset();
7bc95e2e 272 } else {
273 Uart.bitCount++;
274 Uart.shiftReg = (Uart.shiftReg >> 1); // add a 0 to the shiftreg
275 Uart.state = STATE_MILLER_Z;
276 Uart.endTime = Uart.startTime + 8*(9*Uart.len + Uart.bitCount + 1) - 6;
277 if(Uart.bitCount >= 9) { // if we decoded a full byte (including parity)
278 Uart.output[Uart.len++] = (Uart.shiftReg & 0xff);
279 Uart.parityBits <<= 1; // make room for the parity bit
280 Uart.parityBits |= ((Uart.shiftReg >> 8) & 0x01); // store parity bit
281 Uart.bitCount = 0;
282 Uart.shiftReg = 0;
6a1f2d82 283 if((Uart.len&0x0007) == 0) { // every 8 data bytes
284 Uart.parity[Uart.parityLen++] = Uart.parityBits; // store 8 parity bits
285 Uart.parityBits = 0;
286 }
15c4dc5a 287 }
7bc95e2e 288 }
d7aa3739 289 }
290 } else {
0ec548dc 291 if (IsMillerModulationNibble2(Uart.fourBits >> Uart.syncBit)) { // Modulation second half = Sequence X = logic "1"
7bc95e2e 292 Uart.bitCount++;
293 Uart.shiftReg = (Uart.shiftReg >> 1) | 0x100; // add a 1 to the shiftreg
294 Uart.state = STATE_MILLER_X;
295 Uart.endTime = Uart.startTime + 8*(9*Uart.len + Uart.bitCount + 1) - 2;
296 if(Uart.bitCount >= 9) { // if we decoded a full byte (including parity)
297 Uart.output[Uart.len++] = (Uart.shiftReg & 0xff);
298 Uart.parityBits <<= 1; // make room for the new parity bit
299 Uart.parityBits |= ((Uart.shiftReg >> 8) & 0x01); // store parity bit
300 Uart.bitCount = 0;
301 Uart.shiftReg = 0;
6a1f2d82 302 if ((Uart.len&0x0007) == 0) { // every 8 data bytes
303 Uart.parity[Uart.parityLen++] = Uart.parityBits; // store 8 parity bits
304 Uart.parityBits = 0;
305 }
7bc95e2e 306 }
d7aa3739 307 } else { // no modulation in both halves - Sequence Y
7bc95e2e 308 if (Uart.state == STATE_MILLER_Z || Uart.state == STATE_MILLER_Y) { // Y after logic "0" - End of Communication
15c4dc5a 309 Uart.state = STATE_UNSYNCD;
6a1f2d82 310 Uart.bitCount--; // last "0" was part of EOC sequence
311 Uart.shiftReg <<= 1; // drop it
312 if(Uart.bitCount > 0) { // if we decoded some bits
313 Uart.shiftReg >>= (9 - Uart.bitCount); // right align them
314 Uart.output[Uart.len++] = (Uart.shiftReg & 0xff); // add last byte to the output
315 Uart.parityBits <<= 1; // add a (void) parity bit
316 Uart.parityBits <<= (8 - (Uart.len&0x0007)); // left align parity bits
317 Uart.parity[Uart.parityLen++] = Uart.parityBits; // and store it
318 return TRUE;
319 } else if (Uart.len & 0x0007) { // there are some parity bits to store
320 Uart.parityBits <<= (8 - (Uart.len&0x0007)); // left align remaining parity bits
321 Uart.parity[Uart.parityLen++] = Uart.parityBits; // and store them
52bfb955 322 }
323 if (Uart.len) {
6a1f2d82 324 return TRUE; // we are finished with decoding the raw data sequence
52bfb955 325 } else {
0c8d25eb 326 UartReset(); // Nothing received - start over
7bc95e2e 327 }
15c4dc5a 328 }
7bc95e2e 329 if (Uart.state == STATE_START_OF_COMMUNICATION) { // error - must not follow directly after SOC
330 UartReset();
7bc95e2e 331 } else { // a logic "0"
332 Uart.bitCount++;
333 Uart.shiftReg = (Uart.shiftReg >> 1); // add a 0 to the shiftreg
334 Uart.state = STATE_MILLER_Y;
335 if(Uart.bitCount >= 9) { // if we decoded a full byte (including parity)
336 Uart.output[Uart.len++] = (Uart.shiftReg & 0xff);
337 Uart.parityBits <<= 1; // make room for the parity bit
338 Uart.parityBits |= ((Uart.shiftReg >> 8) & 0x01); // store parity bit
339 Uart.bitCount = 0;
340 Uart.shiftReg = 0;
6a1f2d82 341 if ((Uart.len&0x0007) == 0) { // every 8 data bytes
342 Uart.parity[Uart.parityLen++] = Uart.parityBits; // store 8 parity bits
343 Uart.parityBits = 0;
344 }
15c4dc5a 345 }
346 }
d7aa3739 347 }
15c4dc5a 348 }
7bc95e2e 349 }
7bc95e2e 350 return FALSE; // not finished yet, need more data
15c4dc5a 351}
352
353//=============================================================================
e691fc45 354// ISO 14443 Type A - Manchester decoder
15c4dc5a 355//=============================================================================
e691fc45 356// Basics:
7bc95e2e 357// This decoder is used when the PM3 acts as a reader.
e691fc45 358// The tag will modulate the reader field by asserting different loads to it. As a consequence, the voltage
359// at the reader antenna will be modulated as well. The FPGA detects the modulation for us and would deliver e.g. the following:
360// ........ 0 0 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 .......
361// The Manchester decoder needs to identify the following sequences:
362// 4 ticks modulated followed by 4 ticks unmodulated: Sequence D = 1 (also used as "start of communication")
363// 4 ticks unmodulated followed by 4 ticks modulated: Sequence E = 0
364// 8 ticks unmodulated: Sequence F = end of communication
365// 8 ticks modulated: A collision. Save the collision position and treat as Sequence D
7bc95e2e 366// Note 1: the bitstream may start at any time. We therefore need to sync.
e691fc45 367// Note 2: parameter offset is used to determine the position of the parity bits (required for the anticollision command only)
b62a5a84 368static tDemod Demod;
15c4dc5a 369
d7aa3739 370// Lookup-Table to decide if 4 raw bits are a modulation.
d714d3ef 371// We accept three or four "1" in any position
7bc95e2e 372const bool Mod_Manchester_LUT[] = {
d7aa3739 373 FALSE, FALSE, FALSE, FALSE, FALSE, FALSE, FALSE, TRUE,
d714d3ef 374 FALSE, FALSE, FALSE, TRUE, FALSE, TRUE, TRUE, TRUE
7bc95e2e 375};
376
377#define IsManchesterModulationNibble1(b) (Mod_Manchester_LUT[(b & 0x00F0) >> 4])
378#define IsManchesterModulationNibble2(b) (Mod_Manchester_LUT[(b & 0x000F)])
15c4dc5a 379
91c7a7cc 380void DemodReset() {
7bc95e2e 381 Demod.state = DEMOD_UNSYNCD;
382 Demod.len = 0; // number of decoded data bytes
6a1f2d82 383 Demod.parityLen = 0;
7bc95e2e 384 Demod.shiftReg = 0; // shiftreg to hold decoded data bits
385 Demod.parityBits = 0; //
386 Demod.collisionPos = 0; // Position of collision bit
387 Demod.twoBits = 0xffff; // buffer for 2 Bits
388 Demod.highCnt = 0;
389 Demod.startTime = 0;
91c7a7cc 390 Demod.endTime = 0;
46c65fed 391 Demod.bitCount = 0;
392 Demod.syncBit = 0xFFFF;
393 Demod.samples = 0;
e691fc45 394}
15c4dc5a 395
91c7a7cc 396void DemodInit(uint8_t *data, uint8_t *parity) {
6a1f2d82 397 Demod.output = data;
398 Demod.parity = parity;
399 DemodReset();
400}
401
7bc95e2e 402// use parameter non_real_time to provide a timestamp. Set to 0 if the decoder should measure real time
91c7a7cc 403static RAMFUNC int ManchesterDecoding(uint8_t bit, uint16_t offset, uint32_t non_real_time) {
7bc95e2e 404 Demod.twoBits = (Demod.twoBits << 8) | bit;
e691fc45 405
7bc95e2e 406 if (Demod.state == DEMOD_UNSYNCD) {
407
408 if (Demod.highCnt < 2) { // wait for a stable unmodulated signal
409 if (Demod.twoBits == 0x0000) {
410 Demod.highCnt++;
411 } else {
412 Demod.highCnt = 0;
413 }
414 } else {
415 Demod.syncBit = 0xFFFF; // not set
416 if ((Demod.twoBits & 0x7700) == 0x7000) Demod.syncBit = 7;
417 else if ((Demod.twoBits & 0x3B80) == 0x3800) Demod.syncBit = 6;
418 else if ((Demod.twoBits & 0x1DC0) == 0x1C00) Demod.syncBit = 5;
419 else if ((Demod.twoBits & 0x0EE0) == 0x0E00) Demod.syncBit = 4;
420 else if ((Demod.twoBits & 0x0770) == 0x0700) Demod.syncBit = 3;
421 else if ((Demod.twoBits & 0x03B8) == 0x0380) Demod.syncBit = 2;
422 else if ((Demod.twoBits & 0x01DC) == 0x01C0) Demod.syncBit = 1;
423 else if ((Demod.twoBits & 0x00EE) == 0x00E0) Demod.syncBit = 0;
d7aa3739 424 if (Demod.syncBit != 0xFFFF) {
7bc95e2e 425 Demod.startTime = non_real_time?non_real_time:(GetCountSspClk() & 0xfffffff8);
426 Demod.startTime -= Demod.syncBit;
427 Demod.bitCount = offset; // number of decoded data bits
e691fc45 428 Demod.state = DEMOD_MANCHESTER_DATA;
2f2d9fc5 429 }
7bc95e2e 430 }
7bc95e2e 431 } else {
15c4dc5a 432
7bc95e2e 433 if (IsManchesterModulationNibble1(Demod.twoBits >> Demod.syncBit)) { // modulation in first half
434 if (IsManchesterModulationNibble2(Demod.twoBits >> Demod.syncBit)) { // ... and in second half = collision
e691fc45 435 if (!Demod.collisionPos) {
436 Demod.collisionPos = (Demod.len << 3) + Demod.bitCount;
437 }
438 } // modulation in first half only - Sequence D = 1
7bc95e2e 439 Demod.bitCount++;
440 Demod.shiftReg = (Demod.shiftReg >> 1) | 0x100; // in both cases, add a 1 to the shiftreg
441 if(Demod.bitCount == 9) { // if we decoded a full byte (including parity)
e691fc45 442 Demod.output[Demod.len++] = (Demod.shiftReg & 0xff);
7bc95e2e 443 Demod.parityBits <<= 1; // make room for the parity bit
e691fc45 444 Demod.parityBits |= ((Demod.shiftReg >> 8) & 0x01); // store parity bit
445 Demod.bitCount = 0;
446 Demod.shiftReg = 0;
6a1f2d82 447 if((Demod.len&0x0007) == 0) { // every 8 data bytes
448 Demod.parity[Demod.parityLen++] = Demod.parityBits; // store 8 parity bits
449 Demod.parityBits = 0;
450 }
15c4dc5a 451 }
7bc95e2e 452 Demod.endTime = Demod.startTime + 8*(9*Demod.len + Demod.bitCount + 1) - 4;
453 } else { // no modulation in first half
454 if (IsManchesterModulationNibble2(Demod.twoBits >> Demod.syncBit)) { // and modulation in second half = Sequence E = 0
e691fc45 455 Demod.bitCount++;
7bc95e2e 456 Demod.shiftReg = (Demod.shiftReg >> 1); // add a 0 to the shiftreg
e691fc45 457 if(Demod.bitCount >= 9) { // if we decoded a full byte (including parity)
e691fc45 458 Demod.output[Demod.len++] = (Demod.shiftReg & 0xff);
7bc95e2e 459 Demod.parityBits <<= 1; // make room for the new parity bit
e691fc45 460 Demod.parityBits |= ((Demod.shiftReg >> 8) & 0x01); // store parity bit
461 Demod.bitCount = 0;
462 Demod.shiftReg = 0;
6a1f2d82 463 if ((Demod.len&0x0007) == 0) { // every 8 data bytes
464 Demod.parity[Demod.parityLen++] = Demod.parityBits; // store 8 parity bits1
465 Demod.parityBits = 0;
466 }
15c4dc5a 467 }
7bc95e2e 468 Demod.endTime = Demod.startTime + 8*(9*Demod.len + Demod.bitCount + 1);
e691fc45 469 } else { // no modulation in both halves - End of communication
6a1f2d82 470 if(Demod.bitCount > 0) { // there are some remaining data bits
471 Demod.shiftReg >>= (9 - Demod.bitCount); // right align the decoded bits
472 Demod.output[Demod.len++] = Demod.shiftReg & 0xff; // and add them to the output
473 Demod.parityBits <<= 1; // add a (void) parity bit
474 Demod.parityBits <<= (8 - (Demod.len&0x0007)); // left align remaining parity bits
475 Demod.parity[Demod.parityLen++] = Demod.parityBits; // and store them
476 return TRUE;
477 } else if (Demod.len & 0x0007) { // there are some parity bits to store
478 Demod.parityBits <<= (8 - (Demod.len&0x0007)); // left align remaining parity bits
479 Demod.parity[Demod.parityLen++] = Demod.parityBits; // and store them
52bfb955 480 }
481 if (Demod.len) {
d7aa3739 482 return TRUE; // we are finished with decoding the raw data sequence
483 } else { // nothing received. Start over
484 DemodReset();
e691fc45 485 }
15c4dc5a 486 }
7bc95e2e 487 }
e691fc45 488 }
e691fc45 489 return FALSE; // not finished yet, need more data
15c4dc5a 490}
491
492//=============================================================================
493// Finally, a `sniffer' for ISO 14443 Type A
494// Both sides of communication!
495//=============================================================================
496
497//-----------------------------------------------------------------------------
498// Record the sequence of commands sent by the reader to the tag, with
499// triggering so that we start recording at the point that the tag is moved
500// near the reader.
bc939371 501// "hf 14a sniff"
15c4dc5a 502//-----------------------------------------------------------------------------
d26849d4 503void RAMFUNC SniffIso14443a(uint8_t param) {
5cd9ec01
M
504 // param:
505 // bit 0 - trigger from first card answer
506 // bit 1 - trigger from first reader 7-bit request
5cd9ec01 507 LEDsoff();
5cd9ec01 508
99cf19d9 509 iso14443a_setup(FPGA_HF_ISO14443A_SNIFFER);
7bc95e2e 510
f71f4deb 511 // Allocate memory from BigBuf for some buffers
512 // free all previous allocations first
aaa1a9a2 513 BigBuf_free(); BigBuf_Clear_ext(false);
7838f4be 514 clear_trace();
515 set_tracing(TRUE);
516
5cd9ec01 517 // The command (reader -> tag) that we're receiving.
f71f4deb 518 uint8_t *receivedCmd = BigBuf_malloc(MAX_FRAME_SIZE);
519 uint8_t *receivedCmdPar = BigBuf_malloc(MAX_PARITY_SIZE);
6a1f2d82 520
5cd9ec01 521 // The response (tag -> reader) that we're receiving.
f71f4deb 522 uint8_t *receivedResponse = BigBuf_malloc(MAX_FRAME_SIZE);
523 uint8_t *receivedResponsePar = BigBuf_malloc(MAX_PARITY_SIZE);
5cd9ec01
M
524
525 // The DMA buffer, used to stream samples from the FPGA
f71f4deb 526 uint8_t *dmaBuf = BigBuf_malloc(DMA_BUFFER_SIZE);
527
7bc95e2e 528 uint8_t *data = dmaBuf;
529 uint8_t previous_data = 0;
5cd9ec01
M
530 int maxDataLen = 0;
531 int dataLen = 0;
7bc95e2e 532 bool TagIsActive = FALSE;
533 bool ReaderIsActive = FALSE;
534
5cd9ec01 535 // Set up the demodulator for tag -> reader responses.
6a1f2d82 536 DemodInit(receivedResponse, receivedResponsePar);
537
5cd9ec01 538 // Set up the demodulator for the reader -> tag commands
6a1f2d82 539 UartInit(receivedCmd, receivedCmdPar);
540
7bc95e2e 541 // Setup and start DMA.
57850d9d 542 if ( !FpgaSetupSscDma((uint8_t*) dmaBuf, DMA_BUFFER_SIZE) ){
543 if (MF_DBGLEVEL > 1) Dbprintf("FpgaSetupSscDma failed. Exiting");
544 return;
545 }
7bc95e2e 546
99cf19d9 547 // We won't start recording the frames that we acquire until we trigger;
548 // a good trigger condition to get started is probably when we see a
549 // response from the tag.
550 // triggered == FALSE -- to wait first for card
551 bool triggered = !(param & 0x03);
552
5cd9ec01 553 // And now we loop, receiving samples.
7bc95e2e 554 for(uint32_t rsamples = 0; TRUE; ) {
555
5cd9ec01
M
556 if(BUTTON_PRESS()) {
557 DbpString("cancelled by button");
7bc95e2e 558 break;
5cd9ec01 559 }
15c4dc5a 560
5cd9ec01
M
561 LED_A_ON();
562 WDT_HIT();
15c4dc5a 563
5cd9ec01
M
564 int register readBufDataP = data - dmaBuf;
565 int register dmaBufDataP = DMA_BUFFER_SIZE - AT91C_BASE_PDC_SSC->PDC_RCR;
566 if (readBufDataP <= dmaBufDataP){
567 dataLen = dmaBufDataP - readBufDataP;
568 } else {
7bc95e2e 569 dataLen = DMA_BUFFER_SIZE - readBufDataP + dmaBufDataP;
5cd9ec01
M
570 }
571 // test for length of buffer
572 if(dataLen > maxDataLen) {
573 maxDataLen = dataLen;
f71f4deb 574 if(dataLen > (9 * DMA_BUFFER_SIZE / 10)) {
7bc95e2e 575 Dbprintf("blew circular buffer! dataLen=%d", dataLen);
576 break;
5cd9ec01
M
577 }
578 }
579 if(dataLen < 1) continue;
580
581 // primary buffer was stopped( <-- we lost data!
582 if (!AT91C_BASE_PDC_SSC->PDC_RCR) {
583 AT91C_BASE_PDC_SSC->PDC_RPR = (uint32_t) dmaBuf;
584 AT91C_BASE_PDC_SSC->PDC_RCR = DMA_BUFFER_SIZE;
7bc95e2e 585 Dbprintf("RxEmpty ERROR!!! data length:%d", dataLen); // temporary
5cd9ec01
M
586 }
587 // secondary buffer sets as primary, secondary buffer was stopped
588 if (!AT91C_BASE_PDC_SSC->PDC_RNCR) {
589 AT91C_BASE_PDC_SSC->PDC_RNPR = (uint32_t) dmaBuf;
590 AT91C_BASE_PDC_SSC->PDC_RNCR = DMA_BUFFER_SIZE;
591 }
592
593 LED_A_OFF();
7bc95e2e 594
595 if (rsamples & 0x01) { // Need two samples to feed Miller and Manchester-Decoder
3be2a5ae 596
7bc95e2e 597 if(!TagIsActive) { // no need to try decoding reader data if the tag is sending
598 uint8_t readerdata = (previous_data & 0xF0) | (*data >> 4);
599 if (MillerDecoding(readerdata, (rsamples-1)*4)) {
600 LED_C_ON();
5cd9ec01 601
7bc95e2e 602 // check - if there is a short 7bit request from reader
603 if ((!triggered) && (param & 0x02) && (Uart.len == 1) && (Uart.bitCount == 7)) triggered = TRUE;
5cd9ec01 604
7bc95e2e 605 if(triggered) {
6a1f2d82 606 if (!LogTrace(receivedCmd,
607 Uart.len,
608 Uart.startTime*16 - DELAY_READER_AIR2ARM_AS_SNIFFER,
609 Uart.endTime*16 - DELAY_READER_AIR2ARM_AS_SNIFFER,
610 Uart.parity,
611 TRUE)) break;
7bc95e2e 612 }
613 /* And ready to receive another command. */
614 UartReset();
615 /* And also reset the demod code, which might have been */
616 /* false-triggered by the commands from the reader. */
617 DemodReset();
618 LED_B_OFF();
619 }
620 ReaderIsActive = (Uart.state != STATE_UNSYNCD);
5cd9ec01 621 }
3be2a5ae 622
7bc95e2e 623 if(!ReaderIsActive) { // no need to try decoding tag data if the reader is sending - and we cannot afford the time
624 uint8_t tagdata = (previous_data << 4) | (*data & 0x0F);
625 if(ManchesterDecoding(tagdata, 0, (rsamples-1)*4)) {
626 LED_B_ON();
5cd9ec01 627
6a1f2d82 628 if (!LogTrace(receivedResponse,
629 Demod.len,
630 Demod.startTime*16 - DELAY_TAG_AIR2ARM_AS_SNIFFER,
631 Demod.endTime*16 - DELAY_TAG_AIR2ARM_AS_SNIFFER,
632 Demod.parity,
633 FALSE)) break;
5cd9ec01 634
7bc95e2e 635 if ((!triggered) && (param & 0x01)) triggered = TRUE;
5cd9ec01 636
7bc95e2e 637 // And ready to receive another response.
638 DemodReset();
0ec548dc 639 // And reset the Miller decoder including itS (now outdated) input buffer
640 UartInit(receivedCmd, receivedCmdPar);
7bc95e2e 641 LED_C_OFF();
642 }
643 TagIsActive = (Demod.state != DEMOD_UNSYNCD);
644 }
5cd9ec01
M
645 }
646
7bc95e2e 647 previous_data = *data;
648 rsamples++;
5cd9ec01 649 data++;
d714d3ef 650 if(data == dmaBuf + DMA_BUFFER_SIZE) {
5cd9ec01
M
651 data = dmaBuf;
652 }
653 } // main cycle
654
bc939371 655 if (MF_DBGLEVEL >= 1) {
656 Dbprintf("maxDataLen=%d, Uart.state=%x, Uart.len=%d", maxDataLen, Uart.state, Uart.len);
657 Dbprintf("traceLen=%d, Uart.output[0]=%08x", BigBuf_get_traceLen(), (uint32_t)Uart.output[0]);
658 }
7bc95e2e 659 FpgaDisableSscDma();
91c7a7cc 660 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
bc939371 661 LEDsoff();
5ee53a0e 662 set_tracing(FALSE);
15c4dc5a 663}
664
15c4dc5a 665//-----------------------------------------------------------------------------
666// Prepare tag messages
667//-----------------------------------------------------------------------------
91c7a7cc 668static void CodeIso14443aAsTagPar(const uint8_t *cmd, uint16_t len, uint8_t *parity) {
8f51ddb0 669 ToSendReset();
15c4dc5a 670
671 // Correction bit, might be removed when not needed
672 ToSendStuffBit(0);
673 ToSendStuffBit(0);
674 ToSendStuffBit(0);
675 ToSendStuffBit(0);
676 ToSendStuffBit(1); // 1
677 ToSendStuffBit(0);
678 ToSendStuffBit(0);
679 ToSendStuffBit(0);
8f51ddb0 680
15c4dc5a 681 // Send startbit
72934aa3 682 ToSend[++ToSendMax] = SEC_D;
7bc95e2e 683 LastProxToAirDuration = 8 * ToSendMax - 4;
15c4dc5a 684
6a1f2d82 685 for(uint16_t i = 0; i < len; i++) {
8f51ddb0 686 uint8_t b = cmd[i];
15c4dc5a 687
688 // Data bits
6a1f2d82 689 for(uint16_t j = 0; j < 8; j++) {
15c4dc5a 690 if(b & 1) {
72934aa3 691 ToSend[++ToSendMax] = SEC_D;
15c4dc5a 692 } else {
72934aa3 693 ToSend[++ToSendMax] = SEC_E;
8f51ddb0
M
694 }
695 b >>= 1;
696 }
15c4dc5a 697
0014cb46 698 // Get the parity bit
6a1f2d82 699 if (parity[i>>3] & (0x80>>(i&0x0007))) {
8f51ddb0 700 ToSend[++ToSendMax] = SEC_D;
7bc95e2e 701 LastProxToAirDuration = 8 * ToSendMax - 4;
15c4dc5a 702 } else {
72934aa3 703 ToSend[++ToSendMax] = SEC_E;
7bc95e2e 704 LastProxToAirDuration = 8 * ToSendMax;
15c4dc5a 705 }
8f51ddb0 706 }
15c4dc5a 707
8f51ddb0
M
708 // Send stopbit
709 ToSend[++ToSendMax] = SEC_F;
15c4dc5a 710
8f51ddb0 711 // Convert from last byte pos to length
6fc68747 712 ++ToSendMax;
8f51ddb0
M
713}
714
91c7a7cc 715static void CodeIso14443aAsTag(const uint8_t *cmd, uint16_t len) {
7504dc50 716 uint8_t par[MAX_PARITY_SIZE] = {0};
6a1f2d82 717 GetParity(cmd, len, par);
718 CodeIso14443aAsTagPar(cmd, len, par);
15c4dc5a 719}
720
91c7a7cc 721static void Code4bitAnswerAsTag(uint8_t cmd) {
91c7a7cc 722 uint8_t b = cmd;
8f51ddb0 723
5f6d6c90 724 ToSendReset();
8f51ddb0
M
725
726 // Correction bit, might be removed when not needed
727 ToSendStuffBit(0);
728 ToSendStuffBit(0);
729 ToSendStuffBit(0);
730 ToSendStuffBit(0);
731 ToSendStuffBit(1); // 1
732 ToSendStuffBit(0);
733 ToSendStuffBit(0);
734 ToSendStuffBit(0);
735
736 // Send startbit
737 ToSend[++ToSendMax] = SEC_D;
738
0194ce8f 739 for(uint8_t i = 0; i < 4; i++) {
8f51ddb0
M
740 if(b & 1) {
741 ToSend[++ToSendMax] = SEC_D;
7bc95e2e 742 LastProxToAirDuration = 8 * ToSendMax - 4;
8f51ddb0
M
743 } else {
744 ToSend[++ToSendMax] = SEC_E;
7bc95e2e 745 LastProxToAirDuration = 8 * ToSendMax;
8f51ddb0
M
746 }
747 b >>= 1;
748 }
749
750 // Send stopbit
751 ToSend[++ToSendMax] = SEC_F;
752
5f6d6c90 753 // Convert from last byte pos to length
754 ToSendMax++;
15c4dc5a 755}
756
757//-----------------------------------------------------------------------------
758// Wait for commands from reader
759// Stop when button is pressed
760// Or return TRUE when command is captured
761//-----------------------------------------------------------------------------
91c7a7cc 762static int GetIso14443aCommandFromReader(uint8_t *received, uint8_t *parity, int *len) {
15c4dc5a 763 // Set FPGA mode to "simulated ISO 14443 tag", no modulation (listen
764 // only, since we are receiving, not transmitting).
765 // Signal field is off with the appropriate LED
766 LED_D_OFF();
767 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_TAGSIM_LISTEN);
768
ca5bad3d 769 // Now run a `software UART` on the stream of incoming samples.
6a1f2d82 770 UartInit(received, parity);
7bc95e2e 771
772 // clear RXRDY:
773 uint8_t b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
15c4dc5a 774
775 for(;;) {
776 WDT_HIT();
777
778 if(BUTTON_PRESS()) return FALSE;
7bc95e2e 779
15c4dc5a 780 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
7bc95e2e 781 b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
782 if(MillerDecoding(b, 0)) {
783 *len = Uart.len;
15c4dc5a 784 return TRUE;
785 }
7bc95e2e 786 }
15c4dc5a 787 }
788}
28afbd2b 789
ce02f6f9 790bool prepare_tag_modulation(tag_response_info_t* response_info, size_t max_buffer_size) {
7bc95e2e 791 // Example response, answer to MIFARE Classic read block will be 16 bytes + 2 CRC = 18 bytes
ce02f6f9 792 // This will need the following byte array for a modulation sequence
793 // 144 data bits (18 * 8)
794 // 18 parity bits
795 // 2 Start and stop
796 // 1 Correction bit (Answer in 1172 or 1236 periods, see FPGA)
797 // 1 just for the case
798 // ----------- +
799 // 166 bytes, since every bit that needs to be send costs us a byte
800 //
91c7a7cc 801 // Prepare the tag modulation bits from the message
802 CodeIso14443aAsTag(response_info->response,response_info->response_n);
803
804 // Make sure we do not exceed the free buffer space
805 if (ToSendMax > max_buffer_size) {
806 Dbprintf("Out of memory, when modulating bits for tag answer:");
807 Dbhexdump(response_info->response_n,response_info->response,false);
808 return FALSE;
809 }
810
811 // Copy the byte array, used for this modulation to the buffer position
812 memcpy(response_info->modulation,ToSend,ToSendMax);
813
814 // Store the number of bytes that were used for encoding/modulation and the time needed to transfer them
815 response_info->modulation_n = ToSendMax;
816 response_info->ProxToAirDuration = LastProxToAirDuration;
817 return TRUE;
ce02f6f9 818}
819
f71f4deb 820// "precompile" responses. There are 7 predefined responses with a total of 28 bytes data to transmit.
821// Coded responses need one byte per bit to transfer (data, parity, start, stop, correction)
822// 28 * 8 data bits, 28 * 1 parity bits, 7 start bits, 7 stop bits, 7 correction bits
823// -> need 273 bytes buffer
c9216a92 824// 44 * 8 data bits, 44 * 1 parity bits, 9 start bits, 9 stop bits, 9 correction bits --370
825// 47 * 8 data bits, 47 * 1 parity bits, 10 start bits, 10 stop bits, 10 correction bits
826#define ALLOCATED_TAG_MODULATION_BUFFER_SIZE 453
f71f4deb 827
ce02f6f9 828bool prepare_allocated_tag_modulation(tag_response_info_t* response_info) {
ca5bad3d 829 // Retrieve and store the current buffer index
830 response_info->modulation = free_buffer_pointer;
831
832 // Determine the maximum size we can use from our buffer
833 size_t max_buffer_size = ALLOCATED_TAG_MODULATION_BUFFER_SIZE;
834
835 // Forward the prepare tag modulation function to the inner function
836 if (prepare_tag_modulation(response_info, max_buffer_size)) {
837 // Update the free buffer offset
838 free_buffer_pointer += ToSendMax;
839 return true;
840 } else {
841 return false;
842 }
ce02f6f9 843}
844
15c4dc5a 845//-----------------------------------------------------------------------------
846// Main loop of simulated tag: receive commands from reader, decide what
847// response to send, and send it.
0a856e29 848// 'hf 14a sim'
15c4dc5a 849//-----------------------------------------------------------------------------
91c7a7cc 850void SimulateIso14443aTag(int tagType, int flags, byte_t* data) {
0194ce8f 851
bf5d7992 852 #define ATTACK_KEY_COUNT 8 // keep same as define in cmdhfmf.c -> readerAttack()
e99acd00 853 // init pseudorand
854 fast_prand();
bf5d7992 855
0194ce8f 856 uint8_t sak = 0;
bc939371 857 uint32_t cuid = 0;
858 uint32_t nonce = 0;
859
32719adf 860 // PACK response to PWD AUTH for EV1/NTAG
0194ce8f 861 uint8_t response8[4] = {0,0,0,0};
862 // Counter for EV1/NTAG
863 uint32_t counters[] = {0,0,0};
32719adf 864
81cd0474 865 // The first response contains the ATQA (note: bytes are transmitted in reverse order).
0194ce8f 866 uint8_t response1[] = {0,0};
6b23be6b 867
868 // Here, we collect CUID, block1, keytype1, NT1, NR1, AR1, CUID, block2, keytyp2, NT2, NR2, AR2
869 // it should also collect block, keytype.
870 uint8_t cardAUTHSC = 0;
871 uint8_t cardAUTHKEY = 0xff; // no authentication
872 // allow collecting up to 8 sets of nonces to allow recovery of up to 8 keys
bf5d7992 873
e99acd00 874 nonces_t ar_nr_resp[ATTACK_KEY_COUNT*2]; // for 2 separate attack types (std, moebius)
6b23be6b 875 memset(ar_nr_resp, 0x00, sizeof(ar_nr_resp));
876
6067df30 877 uint8_t ar_nr_collected[ATTACK_KEY_COUNT*2]; // for 2nd attack type (moebius)
6b23be6b 878 memset(ar_nr_collected, 0x00, sizeof(ar_nr_collected));
879 uint8_t nonce1_count = 0;
880 uint8_t nonce2_count = 0;
881 uint8_t moebius_n_count = 0;
882 bool gettingMoebius = false;
f38cfd66 883 uint8_t mM = 0; // moebius_modifier for collection storage
6b23be6b 884
81cd0474 885
886 switch (tagType) {
0194ce8f 887 case 1: { // MIFARE Classic 1k
81cd0474 888 response1[0] = 0x04;
81cd0474 889 sak = 0x08;
890 } break;
891 case 2: { // MIFARE Ultralight
32719adf 892 response1[0] = 0x44;
81cd0474 893 sak = 0x00;
894 } break;
895 case 3: { // MIFARE DESFire
81cd0474 896 response1[0] = 0x04;
897 response1[1] = 0x03;
898 sak = 0x20;
899 } break;
0194ce8f 900 case 4: { // ISO/IEC 14443-4 - javacard (JCOP)
81cd0474 901 response1[0] = 0x04;
81cd0474 902 sak = 0x28;
903 } break;
3fe4ff4f 904 case 5: { // MIFARE TNP3XXX
3fe4ff4f 905 response1[0] = 0x01;
906 response1[1] = 0x0f;
907 sak = 0x01;
d26849d4 908 } break;
0194ce8f 909 case 6: { // MIFARE Mini 320b
d26849d4 910 response1[0] = 0x44;
d26849d4 911 sak = 0x09;
912 } break;
0194ce8f 913 case 7: { // NTAG
32719adf 914 response1[0] = 0x44;
32719adf 915 sak = 0x00;
916 // PACK
917 response8[0] = 0x80;
918 response8[1] = 0x80;
919 ComputeCrc14443(CRC_14443_A, response8, 2, &response8[2], &response8[3]);
2b1f4228 920 // uid not supplied then get from emulator memory
921 if (data[0]==0) {
922 uint16_t start = 4 * (0+12);
923 uint8_t emdata[8];
924 emlGetMemBt( emdata, start, sizeof(emdata));
f38cfd66 925 memcpy(data, emdata, 3); // uid bytes 0-2
926 memcpy(data+3, emdata+4, 4); // uid bytes 3-7
2b1f4228 927 flags |= FLAG_7B_UID_IN_DATA;
928 }
32719adf 929 } break;
81cd0474 930 default: {
931 Dbprintf("Error: unkown tagtype (%d)",tagType);
932 return;
933 } break;
934 }
935
936 // The second response contains the (mandatory) first 24 bits of the UID
c8b6da22 937 uint8_t response2[5] = {0x00};
81cd0474 938
0194ce8f 939 // For UID size 7,
c8b6da22 940 uint8_t response2a[5] = {0x00};
941
bc939371 942 if ( (flags & FLAG_7B_UID_IN_DATA) == FLAG_7B_UID_IN_DATA ) {
0194ce8f 943 response2[0] = 0x88; // Cascade Tag marker
d26849d4 944 response2[1] = data[0];
945 response2[2] = data[1];
946 response2[3] = data[2];
947
948 response2a[0] = data[3];
949 response2a[1] = data[4];
950 response2a[2] = data[5];
c3c241f3 951 response2a[3] = data[6]; //??
81cd0474 952 response2a[4] = response2a[0] ^ response2a[1] ^ response2a[2] ^ response2a[3];
953
954 // Configure the ATQA and SAK accordingly
955 response1[0] |= 0x40;
956 sak |= 0x04;
bc939371 957
958 cuid = bytes_to_num(data+3, 4);
81cd0474 959 } else {
d26849d4 960 memcpy(response2, data, 4);
81cd0474 961 // Configure the ATQA and SAK accordingly
962 response1[0] &= 0xBF;
963 sak &= 0xFB;
bc939371 964 cuid = bytes_to_num(data, 4);
81cd0474 965 }
966
967 // Calculate the BitCountCheck (BCC) for the first 4 bytes of the UID.
968 response2[4] = response2[0] ^ response2[1] ^ response2[2] ^ response2[3];
969
970 // Prepare the mandatory SAK (for 4 and 7 byte UID)
0194ce8f 971 uint8_t response3[3] = {sak, 0x00, 0x00};
81cd0474 972 ComputeCrc14443(CRC_14443_A, response3, 1, &response3[1], &response3[2]);
973
974 // Prepare the optional second SAK (for 7 byte UID), drop the cascade bit
c8b6da22 975 uint8_t response3a[3] = {0x00};
81cd0474 976 response3a[0] = sak & 0xFB;
977 ComputeCrc14443(CRC_14443_A, response3a, 1, &response3a[1], &response3a[2]);
978
bf5d7992 979 // Tag NONCE.
980 uint8_t response5[4];
bf5d7992 981
0194ce8f 982 uint8_t response6[] = { 0x04, 0x58, 0x80, 0x02, 0x00, 0x00 }; // dummy ATS (pseudo-ATR), answer to RATS:
6a1f2d82 983 // Format byte = 0x58: FSCI=0x08 (FSC=256), TA(1) and TC(1) present,
984 // TA(1) = 0x80: different divisors not supported, DR = 1, DS = 1
985 // TB(1) = not present. Defaults: FWI = 4 (FWT = 256 * 16 * 2^4 * 1/fc = 4833us), SFGI = 0 (SFG = 256 * 16 * 2^0 * 1/fc = 302us)
986 // TC(1) = 0x02: CID supported, NAD not supported
ce02f6f9 987 ComputeCrc14443(CRC_14443_A, response6, 4, &response6[4], &response6[5]);
bc939371 988
2b1f4228 989 // Prepare GET_VERSION (different for UL EV-1 / NTAG)
f38cfd66 990 // uint8_t response7_EV1[] = {0x00, 0x04, 0x03, 0x01, 0x01, 0x00, 0x0b, 0x03, 0xfd, 0xf7}; //EV1 48bytes VERSION.
991 // uint8_t response7_NTAG[] = {0x00, 0x04, 0x04, 0x02, 0x01, 0x00, 0x11, 0x03, 0x01, 0x9e}; //NTAG 215
c9216a92 992 // Prepare CHK_TEARING
f38cfd66 993 // uint8_t response9[] = {0xBD,0x90,0x3f};
c9216a92 994
995 #define TAG_RESPONSE_COUNT 10
7bc95e2e 996 tag_response_info_t responses[TAG_RESPONSE_COUNT] = {
997 { .response = response1, .response_n = sizeof(response1) }, // Answer to request - respond with card type
998 { .response = response2, .response_n = sizeof(response2) }, // Anticollision cascade1 - respond with uid
999 { .response = response2a, .response_n = sizeof(response2a) }, // Anticollision cascade2 - respond with 2nd half of uid if asked
1000 { .response = response3, .response_n = sizeof(response3) }, // Acknowledge select - cascade 1
1001 { .response = response3a, .response_n = sizeof(response3a) }, // Acknowledge select - cascade 2
1002 { .response = response5, .response_n = sizeof(response5) }, // Authentication answer (random nonce)
1003 { .response = response6, .response_n = sizeof(response6) }, // dummy ATS (pseudo-ATR), answer to RATS
4c0cf2d2 1004
495d7f13 1005 { .response = response8, .response_n = sizeof(response8) } // EV1/NTAG PACK response
4c0cf2d2 1006 };
f38cfd66 1007 // { .response = response7_NTAG, .response_n = sizeof(response7_NTAG)}, // EV1/NTAG GET_VERSION response
1008 // { .response = response9, .response_n = sizeof(response9) } // EV1/NTAG CHK_TEAR response
4c0cf2d2 1009
7bc95e2e 1010
1011 // Allocate 512 bytes for the dynamic modulation, created when the reader queries for it
1012 // Such a response is less time critical, so we can prepare them on the fly
1013 #define DYNAMIC_RESPONSE_BUFFER_SIZE 64
1014 #define DYNAMIC_MODULATION_BUFFER_SIZE 512
1015 uint8_t dynamic_response_buffer[DYNAMIC_RESPONSE_BUFFER_SIZE];
1016 uint8_t dynamic_modulation_buffer[DYNAMIC_MODULATION_BUFFER_SIZE];
1017 tag_response_info_t dynamic_response_info = {
1018 .response = dynamic_response_buffer,
1019 .response_n = 0,
1020 .modulation = dynamic_modulation_buffer,
1021 .modulation_n = 0
1022 };
ce02f6f9 1023
99cf19d9 1024 // We need to listen to the high-frequency, peak-detected path.
1025 iso14443a_setup(FPGA_HF_ISO14443A_TAGSIM_LISTEN);
1026
f71f4deb 1027 BigBuf_free_keep_EM();
0194ce8f 1028 clear_trace();
1029 set_tracing(TRUE);
f71f4deb 1030
1031 // allocate buffers:
1032 uint8_t *receivedCmd = BigBuf_malloc(MAX_FRAME_SIZE);
1033 uint8_t *receivedCmdPar = BigBuf_malloc(MAX_PARITY_SIZE);
1034 free_buffer_pointer = BigBuf_malloc(ALLOCATED_TAG_MODULATION_BUFFER_SIZE);
1035
7bc95e2e 1036 // Prepare the responses of the anticollision phase
ce02f6f9 1037 // there will be not enough time to do this at the moment the reader sends it REQA
495d7f13 1038 for (size_t i=0; i<TAG_RESPONSE_COUNT; i++)
7bc95e2e 1039 prepare_allocated_tag_modulation(&responses[i]);
15c4dc5a 1040
7bc95e2e 1041 int len = 0;
15c4dc5a 1042
1043 // To control where we are in the protocol
1044 int order = 0;
1045 int lastorder;
1046
1047 // Just to allow some checks
1048 int happened = 0;
1049 int happened2 = 0;
81cd0474 1050 int cmdsRecvd = 0;
7bc95e2e 1051 tag_response_info_t* p_response;
15c4dc5a 1052
254b70a4 1053 LED_A_ON();
0194ce8f 1054 for(;;) {
4c0cf2d2 1055 WDT_HIT();
1056
7bc95e2e 1057 // Clean receive command buffer
6a1f2d82 1058 if(!GetIso14443aCommandFromReader(receivedCmd, receivedCmdPar, &len)) {
ce02f6f9 1059 DbpString("Button press");
254b70a4 1060 break;
7e735c13 1061 }
7bc95e2e 1062 p_response = NULL;
1063
254b70a4 1064 // Okay, look at the command now.
1065 lastorder = order;
0194ce8f 1066 if(receivedCmd[0] == ISO14443A_CMD_REQA) { // Received a REQUEST
ce02f6f9 1067 p_response = &responses[0]; order = 1;
0194ce8f 1068 } else if(receivedCmd[0] == ISO14443A_CMD_WUPA) { // Received a WAKEUP
ce02f6f9 1069 p_response = &responses[0]; order = 6;
0194ce8f 1070 } else if(receivedCmd[1] == 0x20 && receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT) { // Received request for UID (cascade 1)
ce02f6f9 1071 p_response = &responses[1]; order = 2;
0194ce8f 1072 } else if(receivedCmd[1] == 0x20 && receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT_2) { // Received request for UID (cascade 2)
ce02f6f9 1073 p_response = &responses[2]; order = 20;
0194ce8f 1074 } else if(receivedCmd[1] == 0x70 && receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT) { // Received a SELECT (cascade 1)
ce02f6f9 1075 p_response = &responses[3]; order = 3;
0194ce8f 1076 } else if(receivedCmd[1] == 0x70 && receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT_2) { // Received a SELECT (cascade 2)
1077 p_response = &responses[4]; order = 30;
1078 } else if(receivedCmd[0] == ISO14443A_CMD_READBLOCK) { // Received a (plain) READ
32719adf 1079 uint8_t block = receivedCmd[1];
2b1f4228 1080 // if Ultralight or NTAG (4 byte blocks)
1081 if ( tagType == 7 || tagType == 2 ) {
f38cfd66 1082 // first 12 blocks of emu are [getversion answer - check tearing - pack - 0x00 - signature]
2b1f4228 1083 uint16_t start = 4 * (block+12);
6b23be6b 1084 uint8_t emdata[MAX_MIFARE_FRAME_SIZE];
1085 emlGetMemBt( emdata, start, 16);
1086 AppendCrc14443a(emdata, 16);
1087 EmSendCmdEx(emdata, sizeof(emdata), false);
2b1f4228 1088 // We already responded, do not send anything with the EmSendCmd14443aRaw() that is called below
32719adf 1089 p_response = NULL;
2b1f4228 1090 } else { // all other tags (16 byte block tags)
6b23be6b 1091 uint8_t emdata[MAX_MIFARE_FRAME_SIZE];
1092 emlGetMemBt( emdata, block, 16);
1093 AppendCrc14443a(emdata, 16);
1094 EmSendCmdEx(emdata, sizeof(emdata), false);
f38cfd66 1095 // EmSendCmdEx(data+(4*receivedCmd[1]),16,false);
32719adf 1096 // Dbprintf("Read request from reader: %x %x",receivedCmd[0],receivedCmd[1]);
1097 // We already responded, do not send anything with the EmSendCmd14443aRaw() that is called below
1098 p_response = NULL;
1099 }
0194ce8f 1100 } else if(receivedCmd[0] == MIFARE_ULEV1_FASTREAD) { // Received a FAST READ (ranged read)
91c7a7cc 1101 uint8_t emdata[MAX_FRAME_SIZE];
f38cfd66 1102 // first 12 blocks of emu are [getversion answer - check tearing - pack - 0x00 - signature]
91c7a7cc 1103 int start = (receivedCmd[1]+12) * 4;
1104 int len = (receivedCmd[2] - receivedCmd[1] + 1) * 4;
1105 emlGetMemBt( emdata, start, len);
1106 AppendCrc14443a(emdata, len);
1107 EmSendCmdEx(emdata, len+2, false);
1108 p_response = NULL;
0194ce8f 1109 } else if(receivedCmd[0] == MIFARE_ULEV1_READSIG && tagType == 7) { // Received a READ SIGNATURE --
f38cfd66 1110 // first 12 blocks of emu are [getversion answer - check tearing - pack - 0x00 - signature]
91c7a7cc 1111 uint16_t start = 4 * 4;
1112 uint8_t emdata[34];
1113 emlGetMemBt( emdata, start, 32);
1114 AppendCrc14443a(emdata, 32);
1115 EmSendCmdEx(emdata, sizeof(emdata), false);
1116 p_response = NULL;
0194ce8f 1117 } else if (receivedCmd[0] == MIFARE_ULEV1_READ_CNT && tagType == 7) { // Received a READ COUNTER --
e9a92fe2 1118 uint8_t index = receivedCmd[1];
a126332a 1119 uint8_t data[] = {0x00,0x00,0x00,0x14,0xa5};
e9a92fe2 1120 if ( counters[index] > 0) {
1121 num_to_bytes(counters[index], 3, data);
1122 AppendCrc14443a(data, sizeof(data)-2);
1123 }
a126332a 1124 EmSendCmdEx(data,sizeof(data),false);
1125 p_response = NULL;
0194ce8f 1126 } else if (receivedCmd[0] == MIFARE_ULEV1_INCR_CNT && tagType == 7) { // Received a INC COUNTER --
ce3d6bd2 1127 // number of counter
a126332a 1128 uint8_t counter = receivedCmd[1];
1129 uint32_t val = bytes_to_num(receivedCmd+2,4);
1130 counters[counter] = val;
1131
ce3d6bd2 1132 // send ACK
1133 uint8_t ack[] = {0x0a};
1134 EmSendCmdEx(ack,sizeof(ack),false);
91c7a7cc 1135 p_response = NULL;
0194ce8f 1136 } else if(receivedCmd[0] == MIFARE_ULEV1_CHECKTEAR && tagType == 7) { // Received a CHECK_TEARING_EVENT --
f38cfd66 1137 // first 12 blocks of emu are [getversion answer - check tearing - pack - 0x00 - signature]
2b1f4228 1138 uint8_t emdata[3];
1139 uint8_t counter=0;
1140 if (receivedCmd[1]<3) counter = receivedCmd[1];
1141 emlGetMemBt( emdata, 10+counter, 1);
1142 AppendCrc14443a(emdata, sizeof(emdata)-2);
1143 EmSendCmdEx(emdata, sizeof(emdata), false);
b0300679 1144 p_response = NULL;
0194ce8f 1145 } else if(receivedCmd[0] == ISO14443A_CMD_HALT) { // Received a HALT
810f5379 1146 LogTrace(receivedCmd, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
7bc95e2e 1147 p_response = NULL;
57850d9d 1148 } else if(receivedCmd[0] == MIFARE_AUTH_KEYA || receivedCmd[0] == MIFARE_AUTH_KEYB) { // Received an authentication request
32719adf 1149 if ( tagType == 7 ) { // IF NTAG /EV1 0x60 == GET_VERSION, not a authentication request.
2b1f4228 1150 uint8_t emdata[10];
1151 emlGetMemBt( emdata, 0, 8 );
1152 AppendCrc14443a(emdata, sizeof(emdata)-2);
6b23be6b 1153 EmSendCmdEx(emdata, sizeof(emdata), false);
2b1f4228 1154 p_response = NULL;
32719adf 1155 } else {
7e735c13 1156
1157 // incease nonce at every command recieved. this is time consuming.
1158 nonce = prand();
1159 num_to_bytes(nonce, 4, response5);
1160 prepare_tag_modulation(&responses[5], DYNAMIC_MODULATION_BUFFER_SIZE);
1161
6b23be6b 1162 cardAUTHSC = receivedCmd[1] / 4; // received block num
1163 cardAUTHKEY = receivedCmd[0] - 0x60;
32719adf 1164 p_response = &responses[5]; order = 7;
1165 }
0194ce8f 1166 } else if(receivedCmd[0] == ISO14443A_CMD_RATS) { // Received a RATS request
7bc95e2e 1167 if (tagType == 1 || tagType == 2) { // RATS not supported
1168 EmSend4bit(CARD_NACK_NA);
1169 p_response = NULL;
1170 } else {
1171 p_response = &responses[6]; order = 70;
1172 }
6a1f2d82 1173 } else if (order == 7 && len == 8) { // Received {nr] and {ar} (part of authentication)
810f5379 1174 LogTrace(receivedCmd, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
7bc95e2e 1175 uint32_t nr = bytes_to_num(receivedCmd,4);
1176 uint32_t ar = bytes_to_num(receivedCmd+4,4);
7e735c13 1177
6b23be6b 1178 // Collect AR/NR per keytype & sector
bc939371 1179 if ( (flags & FLAG_NR_AR_ATTACK) == FLAG_NR_AR_ATTACK ) {
bf5d7992 1180
6b23be6b 1181 for (uint8_t i = 0; i < ATTACK_KEY_COUNT; i++) {
bf5d7992 1182
1183 if ( ar_nr_collected[i+mM] == 0 || (
1184 (cardAUTHSC == ar_nr_resp[i+mM].sector) &&
1185 (cardAUTHKEY == ar_nr_resp[i+mM].keytype) &&
1186 (ar_nr_collected[i+mM] > 0)
1187 )
1188 ) {
1189
6b23be6b 1190 // if first auth for sector, or matches sector and keytype of previous auth
e99acd00 1191 if (ar_nr_collected[i+mM] > 1) continue;
1192
1193 // if we haven't already collected 2 nonces for this sector
1194 if (ar_nr_resp[ar_nr_collected[i+mM]].ar != ar) {
1195 // Avoid duplicates... probably not necessary, ar should vary.
1196 if (ar_nr_collected[i+mM]==0) {
1197 // first nonce collect
1198 nonce1_count++;
1199 // add this nonce to first moebius nonce
1200 ar_nr_resp[i+ATTACK_KEY_COUNT].cuid = cuid;
1201 ar_nr_resp[i+ATTACK_KEY_COUNT].sector = cardAUTHSC;
1202 ar_nr_resp[i+ATTACK_KEY_COUNT].keytype = cardAUTHKEY;
1203 ar_nr_resp[i+ATTACK_KEY_COUNT].nonce = nonce;
1204 ar_nr_resp[i+ATTACK_KEY_COUNT].nr = nr;
1205 ar_nr_resp[i+ATTACK_KEY_COUNT].ar = ar;
1206 ar_nr_collected[i+ATTACK_KEY_COUNT]++;
1207 } else {
1208 // second nonce collect (std and moebius)
1209 ar_nr_resp[i+mM].nonce2 = nonce;
1210 ar_nr_resp[i+mM].nr2 = nr;
1211 ar_nr_resp[i+mM].ar2 = ar;
1212
1213 if (!gettingMoebius) {
1214 nonce2_count++;
1215 // check if this was the last second nonce we need for std attack
1216 if ( nonce2_count == nonce1_count ) {
1217 // done collecting std test switch to moebius
1218 // first finish incrementing last sample
1219 ar_nr_collected[i+mM]++;
1220 // switch to moebius collection
1221 gettingMoebius = true;
1222 mM = ATTACK_KEY_COUNT;
1223 break;
1224 }
1225 } else {
1226 moebius_n_count++;
1227 // if we've collected all the nonces we need - finish.
1228 if (nonce1_count == moebius_n_count) {
1229 cmd_send(CMD_ACK,CMD_SIMULATE_MIFARE_CARD,0,0,&ar_nr_resp,sizeof(ar_nr_resp));
1230 nonce1_count = 0;
1231 nonce2_count = 0;
1232 moebius_n_count = 0;
1233 gettingMoebius = false;
6b23be6b 1234 }
1235 }
6b23be6b 1236 }
e99acd00 1237 ar_nr_collected[i+mM]++;
6b23be6b 1238 }
1239 // we found right spot for this nonce stop looking
1240 break;
1241 }
d26849d4 1242 }
d26849d4 1243 }
57850d9d 1244
0194ce8f 1245 } else if (receivedCmd[0] == MIFARE_ULC_AUTH_1 ) { // ULC authentication, or Desfire Authentication
1246 } else if (receivedCmd[0] == MIFARE_ULEV1_AUTH) { // NTAG / EV-1 authentication
32719adf 1247 if ( tagType == 7 ) {
f38cfd66 1248 uint16_t start = 13; // first 4 blocks of emu are [getversion answer - check tearing - pack - 0x00]
2b1f4228 1249 uint8_t emdata[4];
1250 emlGetMemBt( emdata, start, 2);
1251 AppendCrc14443a(emdata, 2);
1252 EmSendCmdEx(emdata, sizeof(emdata), false);
1253 p_response = NULL;
ce3d6bd2 1254 uint32_t pwd = bytes_to_num(receivedCmd+1,4);
e98572a1 1255
91c7a7cc 1256 if ( MF_DBGLEVEL >= 3) Dbprintf("Auth attempt: %08x", pwd);
32719adf 1257 }
2b1f4228 1258 } else {
7bc95e2e 1259 // Check for ISO 14443A-4 compliant commands, look at left nibble
1260 switch (receivedCmd[0]) {
7838f4be 1261 case 0x02:
1262 case 0x03: { // IBlock (command no CID)
1263 dynamic_response_info.response[0] = receivedCmd[0];
1264 dynamic_response_info.response[1] = 0x90;
1265 dynamic_response_info.response[2] = 0x00;
1266 dynamic_response_info.response_n = 3;
1267 } break;
7bc95e2e 1268 case 0x0B:
7838f4be 1269 case 0x0A: { // IBlock (command CID)
7bc95e2e 1270 dynamic_response_info.response[0] = receivedCmd[0];
1271 dynamic_response_info.response[1] = 0x00;
1272 dynamic_response_info.response[2] = 0x90;
1273 dynamic_response_info.response[3] = 0x00;
1274 dynamic_response_info.response_n = 4;
1275 } break;
1276
1277 case 0x1A:
1278 case 0x1B: { // Chaining command
1279 dynamic_response_info.response[0] = 0xaa | ((receivedCmd[0]) & 1);
1280 dynamic_response_info.response_n = 2;
1281 } break;
1282
7e735c13 1283 case 0xAA:
1284 case 0xBB: {
7bc95e2e 1285 dynamic_response_info.response[0] = receivedCmd[0] ^ 0x11;
1286 dynamic_response_info.response_n = 2;
1287 } break;
1288
7838f4be 1289 case 0xBA: { // ping / pong
1290 dynamic_response_info.response[0] = 0xAB;
1291 dynamic_response_info.response[1] = 0x00;
1292 dynamic_response_info.response_n = 2;
7bc95e2e 1293 } break;
1294
1295 case 0xCA:
1296 case 0xC2: { // Readers sends deselect command
7838f4be 1297 dynamic_response_info.response[0] = 0xCA;
1298 dynamic_response_info.response[1] = 0x00;
1299 dynamic_response_info.response_n = 2;
7bc95e2e 1300 } break;
1301
1302 default: {
1303 // Never seen this command before
810f5379 1304 LogTrace(receivedCmd, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
7bc95e2e 1305 Dbprintf("Received unknown command (len=%d):",len);
1306 Dbhexdump(len,receivedCmd,false);
1307 // Do not respond
1308 dynamic_response_info.response_n = 0;
1309 } break;
1310 }
ce02f6f9 1311
7bc95e2e 1312 if (dynamic_response_info.response_n > 0) {
1313 // Copy the CID from the reader query
1314 dynamic_response_info.response[1] = receivedCmd[1];
ce02f6f9 1315
7bc95e2e 1316 // Add CRC bytes, always used in ISO 14443A-4 compliant cards
7e735c13 1317 AppendCrc14443a(dynamic_response_info.response, dynamic_response_info.response_n);
7bc95e2e 1318 dynamic_response_info.response_n += 2;
ce02f6f9 1319
7bc95e2e 1320 if (prepare_tag_modulation(&dynamic_response_info,DYNAMIC_MODULATION_BUFFER_SIZE) == false) {
1321 Dbprintf("Error preparing tag response");
810f5379 1322 LogTrace(receivedCmd, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
7bc95e2e 1323 break;
1324 }
1325 p_response = &dynamic_response_info;
1326 }
81cd0474 1327 }
15c4dc5a 1328
1329 // Count number of wakeups received after a halt
1330 if(order == 6 && lastorder == 5) { happened++; }
1331
1332 // Count number of other messages after a halt
1333 if(order != 6 && lastorder == 5) { happened2++; }
1334
bc939371 1335 // comment this limit if you want to simulation longer
1336 if (!tracing) {
7e735c13 1337 DbpString("Trace Full. Simulation stopped.");
bc939371 1338 break;
1339 }
91c7a7cc 1340 // comment this limit if you want to simulation longer
15c4dc5a 1341 if(cmdsRecvd > 999) {
1342 DbpString("1000 commands later...");
254b70a4 1343 break;
15c4dc5a 1344 }
ce02f6f9 1345 cmdsRecvd++;
1346
1347 if (p_response != NULL) {
7bc95e2e 1348 EmSendCmd14443aRaw(p_response->modulation, p_response->modulation_n, receivedCmd[0] == 0x52);
1349 // do the tracing for the previous reader request and this tag answer:
810f5379 1350 uint8_t par[MAX_PARITY_SIZE] = {0x00};
6a1f2d82 1351 GetParity(p_response->response, p_response->response_n, par);
3fe4ff4f 1352
7bc95e2e 1353 EmLogTrace(Uart.output,
1354 Uart.len,
1355 Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG,
1356 Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG,
6a1f2d82 1357 Uart.parity,
7bc95e2e 1358 p_response->response,
1359 p_response->response_n,
1360 LastTimeProxToAirStart*16 + DELAY_ARM2AIR_AS_TAG,
1361 (LastTimeProxToAirStart + p_response->ProxToAirDuration)*16 + DELAY_ARM2AIR_AS_TAG,
6a1f2d82 1362 par);
7bc95e2e 1363 }
7bc95e2e 1364 }
15c4dc5a 1365
d26849d4 1366 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
5ee53a0e 1367 set_tracing(FALSE);
f71f4deb 1368 BigBuf_free_keep_EM();
c9216a92 1369 LED_A_OFF();
7e735c13 1370
1371 /*
bf5d7992 1372 if(flags & FLAG_NR_AR_ATTACK && MF_DBGLEVEL >= 1) {
7e735c13 1373
6b23be6b 1374 for ( uint8_t i = 0; i < ATTACK_KEY_COUNT; i++) {
1375 if (ar_nr_collected[i] == 2) {
1376 Dbprintf("Collected two pairs of AR/NR which can be used to extract %s from reader for sector %d:", (i<ATTACK_KEY_COUNT/2) ? "keyA" : "keyB", ar_nr_resp[i].sector);
1377 Dbprintf("../tools/mfkey/mfkey32 %08x %08x %08x %08x %08x %08x",
1378 ar_nr_resp[i].cuid, //UID
1379 ar_nr_resp[i].nonce, //NT
1380 ar_nr_resp[i].nr, //NR1
1381 ar_nr_resp[i].ar, //AR1
1382 ar_nr_resp[i].nr2, //NR2
1383 ar_nr_resp[i].ar2 //AR2
1384 );
1385 }
1386 }
7e735c13 1387
6b23be6b 1388 for ( uint8_t i = ATTACK_KEY_COUNT; i < ATTACK_KEY_COUNT*2; i++) {
1389 if (ar_nr_collected[i] == 2) {
1390 Dbprintf("Collected two pairs of AR/NR which can be used to extract %s from reader for sector %d:", (i<ATTACK_KEY_COUNT/2) ? "keyA" : "keyB", ar_nr_resp[i].sector);
1391 Dbprintf("../tools/mfkey/mfkey32v2 %08x %08x %08x %08x %08x %08x %08x",
1392 ar_nr_resp[i].cuid, //UID
1393 ar_nr_resp[i].nonce, //NT
1394 ar_nr_resp[i].nr, //NR1
1395 ar_nr_resp[i].ar, //AR1
1396 ar_nr_resp[i].nonce2,//NT2
1397 ar_nr_resp[i].nr2, //NR2
1398 ar_nr_resp[i].ar2 //AR2
1399 );
1400 }
1401 }
1402 }
7e735c13 1403 */
1404
0de8e387 1405 if (MF_DBGLEVEL >= 4){
5ee53a0e 1406 Dbprintf("-[ Wake ups after halt [%d]", happened);
1407 Dbprintf("-[ Messages after halt [%d]", happened2);
1408 Dbprintf("-[ Num of received cmd [%d]", cmdsRecvd);
0de8e387 1409 }
e99acd00 1410
1411 cmd_send(CMD_ACK,1,0,0,0,0);
15c4dc5a 1412}
1413
9492e0b0 1414// prepare a delayed transfer. This simply shifts ToSend[] by a number
1415// of bits specified in the delay parameter.
0194ce8f 1416void PrepareDelayedTransfer(uint16_t delay) {
7504dc50 1417 delay &= 0x07;
1418 if (!delay) return;
1419
9492e0b0 1420 uint8_t bitmask = 0;
1421 uint8_t bits_to_shift = 0;
1422 uint8_t bits_shifted = 0;
7504dc50 1423 uint16_t i = 0;
1424
1425 for (i = 0; i < delay; ++i)
1426 bitmask |= (0x01 << i);
2285d9dd 1427
6fc68747 1428 ToSend[++ToSendMax] = 0x00;
7504dc50 1429
1430 for (i = 0; i < ToSendMax; ++i) {
9492e0b0 1431 bits_to_shift = ToSend[i] & bitmask;
1432 ToSend[i] = ToSend[i] >> delay;
1433 ToSend[i] = ToSend[i] | (bits_shifted << (8 - delay));
1434 bits_shifted = bits_to_shift;
1435 }
1436 }
9492e0b0 1437
7bc95e2e 1438
1439//-------------------------------------------------------------------------------------
15c4dc5a 1440// Transmit the command (to the tag) that was placed in ToSend[].
9492e0b0 1441// Parameter timing:
7bc95e2e 1442// if NULL: transfer at next possible time, taking into account
1443// request guard time and frame delay time
1444// if == 0: transfer immediately and return time of transfer
9492e0b0 1445// if != 0: delay transfer until time specified
7bc95e2e 1446//-------------------------------------------------------------------------------------
0194ce8f 1447static void TransmitFor14443a(const uint8_t *cmd, uint16_t len, uint32_t *timing) {
9492e0b0 1448 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_READER_MOD);
e30c654b 1449
7bc95e2e 1450 uint32_t ThisTransferTime = 0;
e30c654b 1451
9492e0b0 1452 if (timing) {
ca5bad3d 1453 if(*timing == 0) { // Measure time
7bc95e2e 1454 *timing = (GetCountSspClk() + 8) & 0xfffffff8;
ca5bad3d 1455 } else {
1456 PrepareDelayedTransfer(*timing & 0x00000007); // Delay transfer (fine tuning - up to 7 MF clock ticks)
1457 }
1458 if(MF_DBGLEVEL >= 4 && GetCountSspClk() >= (*timing & 0xfffffff8)) Dbprintf("TransmitFor14443a: Missed timing");
1459 while(GetCountSspClk() < (*timing & 0xfffffff8)); // Delay transfer (multiple of 8 MF clock ticks)
7bc95e2e 1460 LastTimeProxToAirStart = *timing;
1461 } else {
1462 ThisTransferTime = ((MAX(NextTransferTime, GetCountSspClk()) & 0xfffffff8) + 8);
7504dc50 1463
7bc95e2e 1464 while(GetCountSspClk() < ThisTransferTime);
7504dc50 1465
7bc95e2e 1466 LastTimeProxToAirStart = ThisTransferTime;
9492e0b0 1467 }
1468
7bc95e2e 1469 // clear TXRDY
1470 AT91C_BASE_SSC->SSC_THR = SEC_Y;
1471
7bc95e2e 1472 uint16_t c = 0;
9492e0b0 1473 for(;;) {
1474 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
1475 AT91C_BASE_SSC->SSC_THR = cmd[c];
4c0cf2d2 1476 ++c;
5ebcb867 1477 if(c >= len)
9492e0b0 1478 break;
9492e0b0 1479 }
1480 }
7bc95e2e 1481
1482 NextTransferTime = MAX(NextTransferTime, LastTimeProxToAirStart + REQUEST_GUARD_TIME);
15c4dc5a 1483}
1484
15c4dc5a 1485//-----------------------------------------------------------------------------
195af472 1486// Prepare reader command (in bits, support short frames) to send to FPGA
15c4dc5a 1487//-----------------------------------------------------------------------------
6b23be6b 1488void CodeIso14443aBitsAsReaderPar(const uint8_t *cmd, uint16_t bits, const uint8_t *parity) {
7bc95e2e 1489 int i, j;
5ebcb867 1490 int last = 0;
7bc95e2e 1491 uint8_t b;
e30c654b 1492
7bc95e2e 1493 ToSendReset();
e30c654b 1494
7bc95e2e 1495 // Start of Communication (Seq. Z)
1496 ToSend[++ToSendMax] = SEC_Z;
1497 LastProxToAirDuration = 8 * (ToSendMax+1) - 6;
7bc95e2e 1498
1499 size_t bytecount = nbytes(bits);
1500 // Generate send structure for the data bits
1501 for (i = 0; i < bytecount; i++) {
1502 // Get the current byte to send
1503 b = cmd[i];
1504 size_t bitsleft = MIN((bits-(i*8)),8);
1505
1506 for (j = 0; j < bitsleft; j++) {
1507 if (b & 1) {
1508 // Sequence X
1509 ToSend[++ToSendMax] = SEC_X;
1510 LastProxToAirDuration = 8 * (ToSendMax+1) - 2;
1511 last = 1;
1512 } else {
1513 if (last == 0) {
1514 // Sequence Z
1515 ToSend[++ToSendMax] = SEC_Z;
1516 LastProxToAirDuration = 8 * (ToSendMax+1) - 6;
1517 } else {
1518 // Sequence Y
1519 ToSend[++ToSendMax] = SEC_Y;
1520 last = 0;
1521 }
1522 }
1523 b >>= 1;
1524 }
1525
6a1f2d82 1526 // Only transmit parity bit if we transmitted a complete byte
0ec548dc 1527 if (j == 8 && parity != NULL) {
7bc95e2e 1528 // Get the parity bit
6a1f2d82 1529 if (parity[i>>3] & (0x80 >> (i&0x0007))) {
7bc95e2e 1530 // Sequence X
1531 ToSend[++ToSendMax] = SEC_X;
1532 LastProxToAirDuration = 8 * (ToSendMax+1) - 2;
1533 last = 1;
1534 } else {
1535 if (last == 0) {
1536 // Sequence Z
1537 ToSend[++ToSendMax] = SEC_Z;
1538 LastProxToAirDuration = 8 * (ToSendMax+1) - 6;
1539 } else {
1540 // Sequence Y
1541 ToSend[++ToSendMax] = SEC_Y;
1542 last = 0;
1543 }
1544 }
1545 }
1546 }
e30c654b 1547
7bc95e2e 1548 // End of Communication: Logic 0 followed by Sequence Y
1549 if (last == 0) {
1550 // Sequence Z
1551 ToSend[++ToSendMax] = SEC_Z;
1552 LastProxToAirDuration = 8 * (ToSendMax+1) - 6;
1553 } else {
1554 // Sequence Y
1555 ToSend[++ToSendMax] = SEC_Y;
1556 last = 0;
1557 }
1558 ToSend[++ToSendMax] = SEC_Y;
e30c654b 1559
7bc95e2e 1560 // Convert to length of command:
4b78d6b3 1561 ++ToSendMax;
15c4dc5a 1562}
1563
195af472 1564//-----------------------------------------------------------------------------
1565// Prepare reader command to send to FPGA
1566//-----------------------------------------------------------------------------
0194ce8f 1567void CodeIso14443aAsReaderPar(const uint8_t *cmd, uint16_t len, const uint8_t *parity) {
ca5bad3d 1568 CodeIso14443aBitsAsReaderPar(cmd, len*8, parity);
195af472 1569}
1570
9ca155ba
M
1571//-----------------------------------------------------------------------------
1572// Wait for commands from reader
1573// Stop when button is pressed (return 1) or field was gone (return 2)
1574// Or return 0 when command is captured
1575//-----------------------------------------------------------------------------
0194ce8f 1576static int EmGetCmd(uint8_t *received, uint16_t *len, uint8_t *parity) {
9ca155ba
M
1577 *len = 0;
1578
1579 uint32_t timer = 0, vtime = 0;
1580 int analogCnt = 0;
1581 int analogAVG = 0;
1582
1583 // Set FPGA mode to "simulated ISO 14443 tag", no modulation (listen
1584 // only, since we are receiving, not transmitting).
1585 // Signal field is off with the appropriate LED
1586 LED_D_OFF();
1587 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_TAGSIM_LISTEN);
1588
1589 // Set ADC to read field strength
1590 AT91C_BASE_ADC->ADC_CR = AT91C_ADC_SWRST;
1591 AT91C_BASE_ADC->ADC_MR =
0c8d25eb 1592 ADC_MODE_PRESCALE(63) |
1593 ADC_MODE_STARTUP_TIME(1) |
1594 ADC_MODE_SAMPLE_HOLD_TIME(15);
9ca155ba
M
1595 AT91C_BASE_ADC->ADC_CHER = ADC_CHANNEL(ADC_CHAN_HF);
1596 // start ADC
1597 AT91C_BASE_ADC->ADC_CR = AT91C_ADC_START;
1598
1599 // Now run a 'software UART' on the stream of incoming samples.
6a1f2d82 1600 UartInit(received, parity);
7bc95e2e 1601
1602 // Clear RXRDY:
1603 uint8_t b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
0c8d25eb 1604
9ca155ba
M
1605 for(;;) {
1606 WDT_HIT();
1607
1608 if (BUTTON_PRESS()) return 1;
1609
1610 // test if the field exists
1611 if (AT91C_BASE_ADC->ADC_SR & ADC_END_OF_CONVERSION(ADC_CHAN_HF)) {
1612 analogCnt++;
1613 analogAVG += AT91C_BASE_ADC->ADC_CDR[ADC_CHAN_HF];
1614 AT91C_BASE_ADC->ADC_CR = AT91C_ADC_START;
1615 if (analogCnt >= 32) {
0c8d25eb 1616 if ((MAX_ADC_HF_VOLTAGE * (analogAVG / analogCnt) >> 10) < MF_MINFIELDV) {
9ca155ba
M
1617 vtime = GetTickCount();
1618 if (!timer) timer = vtime;
1619 // 50ms no field --> card to idle state
1620 if (vtime - timer > 50) return 2;
1621 } else
1622 if (timer) timer = 0;
1623 analogCnt = 0;
1624 analogAVG = 0;
1625 }
1626 }
7bc95e2e 1627
9ca155ba 1628 // receive and test the miller decoding
7bc95e2e 1629 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
1630 b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
1631 if(MillerDecoding(b, 0)) {
1632 *len = Uart.len;
9ca155ba
M
1633 return 0;
1634 }
7bc95e2e 1635 }
9ca155ba
M
1636 }
1637}
1638
0194ce8f 1639int EmSendCmd14443aRaw(uint8_t *resp, uint16_t respLen, bool correctionNeeded) {
7bc95e2e 1640 uint8_t b;
1641 uint16_t i = 0;
1642 uint32_t ThisTransferTime;
1643
9ca155ba
M
1644 // Modulate Manchester
1645 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_TAGSIM_MOD);
7bc95e2e 1646
1647 // include correction bit if necessary
1648 if (Uart.parityBits & 0x01) {
1649 correctionNeeded = TRUE;
1650 }
0194ce8f 1651 // 1236, so correction bit needed
1652 i = (correctionNeeded) ? 0 : 1;
7bc95e2e 1653
d714d3ef 1654 // clear receiving shift register and holding register
7bc95e2e 1655 while(!(AT91C_BASE_SSC->SSC_SR & AT91C_SSC_RXRDY));
1656 b = AT91C_BASE_SSC->SSC_RHR; (void) b;
1657 while(!(AT91C_BASE_SSC->SSC_SR & AT91C_SSC_RXRDY));
1658 b = AT91C_BASE_SSC->SSC_RHR; (void) b;
9ca155ba 1659
7bc95e2e 1660 // wait for the FPGA to signal fdt_indicator == 1 (the FPGA is ready to queue new data in its delay line)
b070f4e4 1661 for (uint8_t j = 0; j < 5; j++) { // allow timeout - better late than never
7bc95e2e 1662 while(!(AT91C_BASE_SSC->SSC_SR & AT91C_SSC_RXRDY));
1663 if (AT91C_BASE_SSC->SSC_RHR) break;
1664 }
1665
1666 while ((ThisTransferTime = GetCountSspClk()) & 0x00000007);
1667
1668 // Clear TXRDY:
1669 AT91C_BASE_SSC->SSC_THR = SEC_F;
1670
9ca155ba 1671 // send cycle
bb42a03e 1672 for(; i < respLen; ) {
9ca155ba 1673 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
7bc95e2e 1674 AT91C_BASE_SSC->SSC_THR = resp[i++];
1675 FpgaSendQueueDelay = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
9ca155ba 1676 }
7bc95e2e 1677
17ad0e09 1678 if(BUTTON_PRESS()) break;
9ca155ba
M
1679 }
1680
7bc95e2e 1681 // Ensure that the FPGA Delay Queue is empty before we switch to TAGSIM_LISTEN again:
4b78d6b3 1682 uint8_t fpga_queued_bits = FpgaSendQueueDelay >> 3; // twich /8 ?? >>3,
0c8d25eb 1683 for (i = 0; i <= fpga_queued_bits/8 + 1; ) {
7bc95e2e 1684 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
1685 AT91C_BASE_SSC->SSC_THR = SEC_F;
1686 FpgaSendQueueDelay = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
1687 i++;
1688 }
1689 }
7bc95e2e 1690 LastTimeProxToAirStart = ThisTransferTime + (correctionNeeded?8:0);
9ca155ba
M
1691 return 0;
1692}
1693
7bc95e2e 1694int EmSend4bitEx(uint8_t resp, bool correctionNeeded){
1695 Code4bitAnswerAsTag(resp);
0a39986e 1696 int res = EmSendCmd14443aRaw(ToSend, ToSendMax, correctionNeeded);
7bc95e2e 1697 // do the tracing for the previous reader request and this tag answer:
5ebcb867 1698 uint8_t par[1] = {0x00};
6a1f2d82 1699 GetParity(&resp, 1, par);
7bc95e2e 1700 EmLogTrace(Uart.output,
1701 Uart.len,
1702 Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG,
1703 Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG,
6a1f2d82 1704 Uart.parity,
7bc95e2e 1705 &resp,
1706 1,
1707 LastTimeProxToAirStart*16 + DELAY_ARM2AIR_AS_TAG,
1708 (LastTimeProxToAirStart + LastProxToAirDuration)*16 + DELAY_ARM2AIR_AS_TAG,
6a1f2d82 1709 par);
0a39986e 1710 return res;
9ca155ba
M
1711}
1712
8f51ddb0 1713int EmSend4bit(uint8_t resp){
7bc95e2e 1714 return EmSend4bitEx(resp, false);
8f51ddb0
M
1715}
1716
6a1f2d82 1717int EmSendCmdExPar(uint8_t *resp, uint16_t respLen, bool correctionNeeded, uint8_t *par){
7bc95e2e 1718 CodeIso14443aAsTagPar(resp, respLen, par);
8f51ddb0 1719 int res = EmSendCmd14443aRaw(ToSend, ToSendMax, correctionNeeded);
7bc95e2e 1720 // do the tracing for the previous reader request and this tag answer:
1721 EmLogTrace(Uart.output,
1722 Uart.len,
1723 Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG,
1724 Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG,
6a1f2d82 1725 Uart.parity,
7bc95e2e 1726 resp,
1727 respLen,
1728 LastTimeProxToAirStart*16 + DELAY_ARM2AIR_AS_TAG,
1729 (LastTimeProxToAirStart + LastProxToAirDuration)*16 + DELAY_ARM2AIR_AS_TAG,
6a1f2d82 1730 par);
8f51ddb0
M
1731 return res;
1732}
1733
6a1f2d82 1734int EmSendCmdEx(uint8_t *resp, uint16_t respLen, bool correctionNeeded){
5ebcb867 1735 uint8_t par[MAX_PARITY_SIZE] = {0x00};
6a1f2d82 1736 GetParity(resp, respLen, par);
1737 return EmSendCmdExPar(resp, respLen, correctionNeeded, par);
8f51ddb0
M
1738}
1739
6a1f2d82 1740int EmSendCmd(uint8_t *resp, uint16_t respLen){
5ebcb867 1741 uint8_t par[MAX_PARITY_SIZE] = {0x00};
6a1f2d82 1742 GetParity(resp, respLen, par);
1743 return EmSendCmdExPar(resp, respLen, false, par);
8f51ddb0
M
1744}
1745
6a1f2d82 1746int EmSendCmdPar(uint8_t *resp, uint16_t respLen, uint8_t *par){
7bc95e2e 1747 return EmSendCmdExPar(resp, respLen, false, par);
1748}
1749
6a1f2d82 1750bool EmLogTrace(uint8_t *reader_data, uint16_t reader_len, uint32_t reader_StartTime, uint32_t reader_EndTime, uint8_t *reader_Parity,
1751 uint8_t *tag_data, uint16_t tag_len, uint32_t tag_StartTime, uint32_t tag_EndTime, uint8_t *tag_Parity)
7bc95e2e 1752{
810f5379 1753 // we cannot exactly measure the end and start of a received command from reader. However we know that the delay from
1754 // end of the received command to start of the tag's (simulated by us) answer is n*128+20 or n*128+84 resp.
1755 // with n >= 9. The start of the tags answer can be measured and therefore the end of the received command be calculated:
1756 uint16_t reader_modlen = reader_EndTime - reader_StartTime;
1757 uint16_t approx_fdt = tag_StartTime - reader_EndTime;
1758 uint16_t exact_fdt = (approx_fdt - 20 + 32)/64 * 64 + 20;
1759 reader_EndTime = tag_StartTime - exact_fdt;
1760 reader_StartTime = reader_EndTime - reader_modlen;
5ebcb867 1761
810f5379 1762 if (!LogTrace(reader_data, reader_len, reader_StartTime, reader_EndTime, reader_Parity, TRUE))
1763 return FALSE;
1764 else
1765 return(!LogTrace(tag_data, tag_len, tag_StartTime, tag_EndTime, tag_Parity, FALSE));
1766
9ca155ba
M
1767}
1768
15c4dc5a 1769//-----------------------------------------------------------------------------
1770// Wait a certain time for tag response
1771// If a response is captured return TRUE
e691fc45 1772// If it takes too long return FALSE
15c4dc5a 1773//-----------------------------------------------------------------------------
0194ce8f 1774static int GetIso14443aAnswerFromTag(uint8_t *receivedResponse, uint8_t *receivedResponsePar, uint16_t offset) {
46c65fed 1775 uint32_t c = 0x00;
e691fc45 1776
15c4dc5a 1777 // Set FPGA mode to "reader listen mode", no modulation (listen
534983d7 1778 // only, since we are receiving, not transmitting).
1779 // Signal field is on with the appropriate LED
1780 LED_D_ON();
1781 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_READER_LISTEN);
1c611bbd 1782
534983d7 1783 // Now get the answer from the card
6a1f2d82 1784 DemodInit(receivedResponse, receivedResponsePar);
15c4dc5a 1785
7bc95e2e 1786 // clear RXRDY:
1787 uint8_t b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
0c8d25eb 1788
15c4dc5a 1789 for(;;) {
534983d7 1790 WDT_HIT();
15c4dc5a 1791
534983d7 1792 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
534983d7 1793 b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
7bc95e2e 1794 if(ManchesterDecoding(b, offset, 0)) {
1795 NextTransferTime = MAX(NextTransferTime, Demod.endTime - (DELAY_AIR2ARM_AS_READER + DELAY_ARM2AIR_AS_READER)/16 + FRAME_DELAY_TIME_PICC_TO_PCD);
15c4dc5a 1796 return TRUE;
19a700a8 1797 } else if (c++ > iso14a_timeout && Demod.state == DEMOD_UNSYNCD) {
7bc95e2e 1798 return FALSE;
15c4dc5a 1799 }
534983d7 1800 }
1801 }
15c4dc5a 1802}
1803
0194ce8f 1804void ReaderTransmitBitsPar(uint8_t* frame, uint16_t bits, uint8_t *par, uint32_t *timing) {
72e6d462 1805
6a1f2d82 1806 CodeIso14443aBitsAsReaderPar(frame, bits, par);
7bc95e2e 1807 // Send command to tag
1808 TransmitFor14443a(ToSend, ToSendMax, timing);
0194ce8f 1809 if(trigger) LED_A_ON();
dfc3c505 1810
4b78d6b3 1811 LogTrace(frame, nbytes(bits), (LastTimeProxToAirStart<<4) + DELAY_ARM2AIR_AS_READER, ((LastTimeProxToAirStart + LastProxToAirDuration)<<4) + DELAY_ARM2AIR_AS_READER, par, TRUE);
15c4dc5a 1812}
1813
0194ce8f 1814void ReaderTransmitPar(uint8_t* frame, uint16_t len, uint8_t *par, uint32_t *timing) {
ca5bad3d 1815 ReaderTransmitBitsPar(frame, len*8, par, timing);
dfc3c505 1816}
15c4dc5a 1817
0194ce8f 1818void ReaderTransmitBits(uint8_t* frame, uint16_t len, uint32_t *timing) {
72e6d462 1819 // Generate parity and redirect
1820 uint8_t par[MAX_PARITY_SIZE] = {0x00};
1821 GetParity(frame, len/8, par);
1822 ReaderTransmitBitsPar(frame, len, par, timing);
e691fc45 1823}
1824
0194ce8f 1825void ReaderTransmit(uint8_t* frame, uint16_t len, uint32_t *timing) {
72e6d462 1826 // Generate parity and redirect
1827 uint8_t par[MAX_PARITY_SIZE] = {0x00};
1828 GetParity(frame, len, par);
1829 ReaderTransmitBitsPar(frame, len*8, par, timing);
15c4dc5a 1830}
1831
0194ce8f 1832int ReaderReceiveOffset(uint8_t* receivedAnswer, uint16_t offset, uint8_t *parity) {
1833 if (!GetIso14443aAnswerFromTag(receivedAnswer, parity, offset))
1834 return FALSE;
1835 LogTrace(receivedAnswer, Demod.len, Demod.startTime*16 - DELAY_AIR2ARM_AS_READER, Demod.endTime*16 - DELAY_AIR2ARM_AS_READER, parity, FALSE);
e691fc45 1836 return Demod.len;
1837}
1838
91c7a7cc 1839int ReaderReceive(uint8_t *receivedAnswer, uint8_t *parity) {
0194ce8f 1840 if (!GetIso14443aAnswerFromTag(receivedAnswer, parity, 0))
1841 return FALSE;
91c7a7cc 1842 LogTrace(receivedAnswer, Demod.len, Demod.startTime*16 - DELAY_AIR2ARM_AS_READER, Demod.endTime*16 - DELAY_AIR2ARM_AS_READER, parity, FALSE);
e691fc45 1843 return Demod.len;
f89c7050
M
1844}
1845
c188b1b9 1846// performs iso14443a anticollision (optional) and card select procedure
1847// fills the uid and cuid pointer unless NULL
1848// fills the card info record unless NULL
1849// if anticollision is false, then the UID must be provided in uid_ptr[]
1850// and num_cascades must be set (1: 4 Byte UID, 2: 7 Byte UID, 3: 10 Byte UID)
1851int iso14443a_select_card(byte_t *uid_ptr, iso14a_card_select_t *p_hi14a_card, uint32_t *cuid_ptr, bool anticollision, uint8_t num_cascades) {
f8850434 1852 uint8_t wupa[] = { ISO14443A_CMD_WUPA }; // 0x26 - ISO14443A_CMD_REQA 0x52 - ISO14443A_CMD_WUPA
1853 uint8_t sel_all[] = { ISO14443A_CMD_ANTICOLL_OR_SELECT,0x20 };
1854 uint8_t sel_uid[] = { ISO14443A_CMD_ANTICOLL_OR_SELECT,0x70,0x00,0x00,0x00,0x00,0x00,0x00,0x00};
1855 uint8_t rats[] = { ISO14443A_CMD_RATS,0x80,0x00,0x00 }; // FSD=256, FSDI=8, CID=0
4c0cf2d2 1856 uint8_t resp[MAX_FRAME_SIZE] = {0}; // theoretically. A usual RATS will be much smaller
1857 uint8_t resp_par[MAX_PARITY_SIZE] = {0};
1858 byte_t uid_resp[4] = {0};
1859 size_t uid_resp_len = 0;
6a1f2d82 1860
1861 uint8_t sak = 0x04; // cascade uid
1862 int cascade_level = 0;
1863 int len;
1864
1865 // Broadcast for a card, WUPA (0x52) will force response from all cards in the field
c188b1b9 1866 ReaderTransmitBitsPar(wupa, 7, NULL, NULL);
7bc95e2e 1867
6a1f2d82 1868 // Receive the ATQA
1869 if(!ReaderReceive(resp, resp_par)) return 0;
6a1f2d82 1870
1871 if(p_hi14a_card) {
1872 memcpy(p_hi14a_card->atqa, resp, 2);
1873 p_hi14a_card->uidlen = 0;
1874 memset(p_hi14a_card->uid,0,10);
1875 }
5f6d6c90 1876
c188b1b9 1877 if (anticollision) {
4c0cf2d2 1878 // clear uid
1879 if (uid_ptr)
1880 memset(uid_ptr,0,10);
c188b1b9 1881 }
79a73ab2 1882
5fba8581 1883 // reset the PCB block number
1884 iso14_pcb_blocknum = 0;
1885
0ec548dc 1886 // check for proprietary anticollision:
4c0cf2d2 1887 if ((resp[0] & 0x1F) == 0) return 3;
0ec548dc 1888
6a1f2d82 1889 // OK we will select at least at cascade 1, lets see if first byte of UID was 0x88 in
1890 // which case we need to make a cascade 2 request and select - this is a long UID
1891 // While the UID is not complete, the 3nd bit (from the right) is set in the SAK.
1892 for(; sak & 0x04; cascade_level++) {
1893 // SELECT_* (L1: 0x93, L2: 0x95, L3: 0x97)
1894 sel_uid[0] = sel_all[0] = 0x93 + cascade_level * 2;
1895
c188b1b9 1896 if (anticollision) {
6a1f2d82 1897 // SELECT_ALL
4c0cf2d2 1898 ReaderTransmit(sel_all, sizeof(sel_all), NULL);
1899 if (!ReaderReceive(resp, resp_par)) return 0;
1900
1901 if (Demod.collisionPos) { // we had a collision and need to construct the UID bit by bit
1902 memset(uid_resp, 0, 4);
1903 uint16_t uid_resp_bits = 0;
1904 uint16_t collision_answer_offset = 0;
1905 // anti-collision-loop:
1906 while (Demod.collisionPos) {
1907 Dbprintf("Multiple tags detected. Collision after Bit %d", Demod.collisionPos);
1908 for (uint16_t i = collision_answer_offset; i < Demod.collisionPos; i++, uid_resp_bits++) { // add valid UID bits before collision point
1909 uint16_t UIDbit = (resp[i/8] >> (i % 8)) & 0x01;
1910 uid_resp[uid_resp_bits / 8] |= UIDbit << (uid_resp_bits % 8);
1911 }
1912 uid_resp[uid_resp_bits/8] |= 1 << (uid_resp_bits % 8); // next time select the card(s) with a 1 in the collision position
1913 uid_resp_bits++;
1914 // construct anticollosion command:
1915 sel_uid[1] = ((2 + uid_resp_bits/8) << 4) | (uid_resp_bits & 0x07); // length of data in bytes and bits
1916 for (uint16_t i = 0; i <= uid_resp_bits/8; i++) {
1917 sel_uid[2+i] = uid_resp[i];
1918 }
1919 collision_answer_offset = uid_resp_bits%8;
1920 ReaderTransmitBits(sel_uid, 16 + uid_resp_bits, NULL);
1921 if (!ReaderReceiveOffset(resp, collision_answer_offset, resp_par)) return 0;
6a1f2d82 1922 }
4c0cf2d2 1923 // finally, add the last bits and BCC of the UID
1924 for (uint16_t i = collision_answer_offset; i < (Demod.len-1)*8; i++, uid_resp_bits++) {
1925 uint16_t UIDbit = (resp[i/8] >> (i%8)) & 0x01;
1926 uid_resp[uid_resp_bits/8] |= UIDbit << (uid_resp_bits % 8);
6a1f2d82 1927 }
e691fc45 1928
4c0cf2d2 1929 } else { // no collision, use the response to SELECT_ALL as current uid
1930 memcpy(uid_resp, resp, 4);
1931 }
1932
c188b1b9 1933 } else {
1934 if (cascade_level < num_cascades - 1) {
1935 uid_resp[0] = 0x88;
1936 memcpy(uid_resp+1, uid_ptr+cascade_level*3, 3);
1937 } else {
1938 memcpy(uid_resp, uid_ptr+cascade_level*3, 4);
1939 }
1940 }
6a1f2d82 1941 uid_resp_len = 4;
5f6d6c90 1942
6a1f2d82 1943 // calculate crypto UID. Always use last 4 Bytes.
4c0cf2d2 1944 if(cuid_ptr)
6a1f2d82 1945 *cuid_ptr = bytes_to_num(uid_resp, 4);
e30c654b 1946
6a1f2d82 1947 // Construct SELECT UID command
1948 sel_uid[1] = 0x70; // transmitting a full UID (1 Byte cmd, 1 Byte NVB, 4 Byte UID, 1 Byte BCC, 2 Bytes CRC)
c188b1b9 1949 memcpy(sel_uid+2, uid_resp, 4); // the UID received during anticollision, or the provided UID
6a1f2d82 1950 sel_uid[6] = sel_uid[2] ^ sel_uid[3] ^ sel_uid[4] ^ sel_uid[5]; // calculate and add BCC
1951 AppendCrc14443a(sel_uid, 7); // calculate and add CRC
1952 ReaderTransmit(sel_uid, sizeof(sel_uid), NULL);
1953
1954 // Receive the SAK
1955 if (!ReaderReceive(resp, resp_par)) return 0;
4c0cf2d2 1956
6a1f2d82 1957 sak = resp[0];
1958
810f5379 1959 // Test if more parts of the uid are coming
6a1f2d82 1960 if ((sak & 0x04) /* && uid_resp[0] == 0x88 */) {
1961 // Remove first byte, 0x88 is not an UID byte, it CT, see page 3 of:
1962 // http://www.nxp.com/documents/application_note/AN10927.pdf
6a1f2d82 1963 uid_resp[0] = uid_resp[1];
1964 uid_resp[1] = uid_resp[2];
1965 uid_resp[2] = uid_resp[3];
6a1f2d82 1966 uid_resp_len = 3;
1967 }
5f6d6c90 1968
4c0cf2d2 1969 if(uid_ptr && anticollision)
6a1f2d82 1970 memcpy(uid_ptr + (cascade_level*3), uid_resp, uid_resp_len);
5f6d6c90 1971
6a1f2d82 1972 if(p_hi14a_card) {
1973 memcpy(p_hi14a_card->uid + (cascade_level*3), uid_resp, uid_resp_len);
1974 p_hi14a_card->uidlen += uid_resp_len;
1975 }
1976 }
79a73ab2 1977
6a1f2d82 1978 if(p_hi14a_card) {
1979 p_hi14a_card->sak = sak;
1980 p_hi14a_card->ats_len = 0;
1981 }
534983d7 1982
3fe4ff4f 1983 // non iso14443a compliant tag
1984 if( (sak & 0x20) == 0) return 2;
534983d7 1985
6a1f2d82 1986 // Request for answer to select
1987 AppendCrc14443a(rats, 2);
1988 ReaderTransmit(rats, sizeof(rats), NULL);
1c611bbd 1989
6a1f2d82 1990 if (!(len = ReaderReceive(resp, resp_par))) return 0;
3fe4ff4f 1991
6a1f2d82 1992 if(p_hi14a_card) {
1993 memcpy(p_hi14a_card->ats, resp, sizeof(p_hi14a_card->ats));
1994 p_hi14a_card->ats_len = len;
1995 }
5f6d6c90 1996
19a700a8 1997 // set default timeout based on ATS
1998 iso14a_set_ATS_timeout(resp);
6a1f2d82 1999 return 1;
7e758047 2000}
15c4dc5a 2001
7bc95e2e 2002void iso14443a_setup(uint8_t fpga_minor_mode) {
be818b14 2003
7cc204bf 2004 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
9492e0b0 2005 // Set up the synchronous serial port
2006 FpgaSetupSsc();
7bc95e2e 2007 // connect Demodulated Signal to ADC:
7e758047 2008 SetAdcMuxFor(GPIO_MUXSEL_HIPKD);
91c7a7cc 2009
ca5bad3d 2010 LED_D_OFF();
7e758047 2011 // Signal field is on with the appropriate LED
ca5bad3d 2012 if (fpga_minor_mode == FPGA_HF_ISO14443A_READER_MOD ||
2013 fpga_minor_mode == FPGA_HF_ISO14443A_READER_LISTEN)
7bc95e2e 2014 LED_D_ON();
6fc68747 2015
be818b14 2016 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | fpga_minor_mode);
d5bded10 2017
2018 SpinDelay(20);
6fc68747 2019
2020 // Start the timer
2021 StartCountSspClk();
be818b14 2022
2023 // Prepare the demodulation functions
2024 DemodReset();
2025 UartReset();
2026 NextTransferTime = 2 * DELAY_ARM2AIR_AS_READER;
d5bded10 2027 iso14a_set_timeout(10*106); // 20ms default
7e758047 2028}
15c4dc5a 2029
6a1f2d82 2030int iso14_apdu(uint8_t *cmd, uint16_t cmd_len, void *data) {
810f5379 2031 uint8_t parity[MAX_PARITY_SIZE] = {0x00};
534983d7 2032 uint8_t real_cmd[cmd_len+4];
2033 real_cmd[0] = 0x0a; //I-Block
b0127e65 2034 // put block number into the PCB
2035 real_cmd[0] |= iso14_pcb_blocknum;
534983d7 2036 real_cmd[1] = 0x00; //CID: 0 //FIXME: allow multiple selected cards
2037 memcpy(real_cmd+2, cmd, cmd_len);
2038 AppendCrc14443a(real_cmd,cmd_len+2);
2039
9492e0b0 2040 ReaderTransmit(real_cmd, cmd_len+4, NULL);
6a1f2d82 2041 size_t len = ReaderReceive(data, parity);
ca5bad3d 2042 //DATA LINK ERROR
2043 if (!len) return 0;
2044
6a1f2d82 2045 uint8_t *data_bytes = (uint8_t *) data;
ca5bad3d 2046
b0127e65 2047 // if we received an I- or R(ACK)-Block with a block number equal to the
2048 // current block number, toggle the current block number
ca5bad3d 2049 if (len >= 4 // PCB+CID+CRC = 4 bytes
b0127e65 2050 && ((data_bytes[0] & 0xC0) == 0 // I-Block
2051 || (data_bytes[0] & 0xD0) == 0x80) // R-Block with ACK bit set to 0
2052 && (data_bytes[0] & 0x01) == iso14_pcb_blocknum) // equal block numbers
2053 {
2054 iso14_pcb_blocknum ^= 1;
2055 }
2056
534983d7 2057 return len;
2058}
2059
be818b14 2060
7e758047 2061//-----------------------------------------------------------------------------
2062// Read an ISO 14443a tag. Send out commands and store answers.
7e758047 2063//-----------------------------------------------------------------------------
91c7a7cc 2064void ReaderIso14443a(UsbCommand *c) {
534983d7 2065 iso14a_command_t param = c->arg[0];
04bc1c66 2066 size_t len = c->arg[1] & 0xffff;
2067 size_t lenbits = c->arg[1] >> 16;
2068 uint32_t timeout = c->arg[2];
91c7a7cc 2069 uint8_t *cmd = c->d.asBytes;
9492e0b0 2070 uint32_t arg0 = 0;
810f5379 2071 byte_t buf[USB_CMD_DATA_SIZE] = {0x00};
2072 uint8_t par[MAX_PARITY_SIZE] = {0x00};
902cb3c0 2073
810f5379 2074 if (param & ISO14A_CONNECT)
3000dc4e 2075 clear_trace();
e691fc45 2076
3000dc4e 2077 set_tracing(TRUE);
e30c654b 2078
810f5379 2079 if (param & ISO14A_REQUEST_TRIGGER)
7bc95e2e 2080 iso14a_set_trigger(TRUE);
15c4dc5a 2081
810f5379 2082 if (param & ISO14A_CONNECT) {
7bc95e2e 2083 iso14443a_setup(FPGA_HF_ISO14443A_READER_LISTEN);
5f6d6c90 2084 if(!(param & ISO14A_NO_SELECT)) {
2085 iso14a_card_select_t *card = (iso14a_card_select_t*)buf;
c188b1b9 2086 arg0 = iso14443a_select_card(NULL,card,NULL, true, 0);
91c7a7cc 2087 cmd_send(CMD_ACK, arg0, card->uidlen, 0, buf, sizeof(iso14a_card_select_t));
6fc68747 2088 // if it fails, the cmdhf14a.c client quites.. however this one still executes.
2089 if ( arg0 == 0 ) return;
5f6d6c90 2090 }
534983d7 2091 }
e30c654b 2092
810f5379 2093 if (param & ISO14A_SET_TIMEOUT)
04bc1c66 2094 iso14a_set_timeout(timeout);
e30c654b 2095
810f5379 2096 if (param & ISO14A_APDU) {
902cb3c0 2097 arg0 = iso14_apdu(cmd, len, buf);
79a73ab2 2098 cmd_send(CMD_ACK,arg0,0,0,buf,sizeof(buf));
534983d7 2099 }
e30c654b 2100
810f5379 2101 if (param & ISO14A_RAW) {
0f7279b2 2102 if (param & ISO14A_APPEND_CRC) {
2103 if (param & ISO14A_TOPAZMODE)
0ec548dc 2104 AppendCrc14443b(cmd,len);
0f7279b2 2105 else
d26849d4 2106 AppendCrc14443a(cmd,len);
0f7279b2 2107
534983d7 2108 len += 2;
c7324bef 2109 if (lenbits) lenbits += 16;
15c4dc5a 2110 }
0f7279b2 2111 if (lenbits>0) { // want to send a specific number of bits (e.g. short commands)
2112 if (param & ISO14A_TOPAZMODE) {
0ec548dc 2113 int bits_to_send = lenbits;
2114 uint16_t i = 0;
2115 ReaderTransmitBitsPar(&cmd[i++], MIN(bits_to_send, 7), NULL, NULL); // first byte is always short (7bits) and no parity
2116 bits_to_send -= 7;
2117 while (bits_to_send > 0) {
2118 ReaderTransmitBitsPar(&cmd[i++], MIN(bits_to_send, 8), NULL, NULL); // following bytes are 8 bit and no parity
2119 bits_to_send -= 8;
2120 }
2121 } else {
6a1f2d82 2122 GetParity(cmd, lenbits/8, par);
0ec548dc 2123 ReaderTransmitBitsPar(cmd, lenbits, par, NULL); // bytes are 8 bit with odd parity
2124 }
2125 } else { // want to send complete bytes only
0f7279b2 2126 if (param & ISO14A_TOPAZMODE) {
0ec548dc 2127 uint16_t i = 0;
2128 ReaderTransmitBitsPar(&cmd[i++], 7, NULL, NULL); // first byte: 7 bits, no paritiy
2129 while (i < len) {
2130 ReaderTransmitBitsPar(&cmd[i++], 8, NULL, NULL); // following bytes: 8 bits, no paritiy
2131 }
5f6d6c90 2132 } else {
0ec548dc 2133 ReaderTransmit(cmd,len, NULL); // 8 bits, odd parity
2134 }
5f6d6c90 2135 }
6a1f2d82 2136 arg0 = ReaderReceive(buf, par);
9492e0b0 2137 cmd_send(CMD_ACK,arg0,0,0,buf,sizeof(buf));
534983d7 2138 }
15c4dc5a 2139
810f5379 2140 if (param & ISO14A_REQUEST_TRIGGER)
7bc95e2e 2141 iso14a_set_trigger(FALSE);
15c4dc5a 2142
810f5379 2143 if (param & ISO14A_NO_DISCONNECT)
534983d7 2144 return;
15c4dc5a 2145
15c4dc5a 2146 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
5ee53a0e 2147 set_tracing(FALSE);
15c4dc5a 2148 LEDsoff();
15c4dc5a 2149}
b0127e65 2150
1c611bbd 2151// Determine the distance between two nonces.
2152// Assume that the difference is small, but we don't know which is first.
2153// Therefore try in alternating directions.
2154int32_t dist_nt(uint32_t nt1, uint32_t nt2) {
2155
ca5bad3d 2156 if (nt1 == nt2) return 0;
ca5bad3d 2157
91c7a7cc 2158 uint32_t nttmp1 = nt1;
2159 uint32_t nttmp2 = nt2;
2160
30daf914 2161 // 0xFFFF -- Half up and half down to find distance between nonces
2162 for (uint16_t i = 1; i < 32768/8; i += 8) {
bc939371 2163 nttmp1 = prng_successor(nttmp1, 1); if (nttmp1 == nt2) return i;
be818b14 2164 nttmp1 = prng_successor(nttmp1, 1); if (nttmp1 == nt2) return i+1;
be818b14 2165 nttmp1 = prng_successor(nttmp1, 1); if (nttmp1 == nt2) return i+2;
be818b14 2166 nttmp1 = prng_successor(nttmp1, 1); if (nttmp1 == nt2) return i+3;
be818b14 2167 nttmp1 = prng_successor(nttmp1, 1); if (nttmp1 == nt2) return i+4;
be818b14 2168 nttmp1 = prng_successor(nttmp1, 1); if (nttmp1 == nt2) return i+5;
be818b14 2169 nttmp1 = prng_successor(nttmp1, 1); if (nttmp1 == nt2) return i+6;
be818b14 2170 nttmp1 = prng_successor(nttmp1, 1); if (nttmp1 == nt2) return i+7;
30daf914 2171
2172 nttmp2 = prng_successor(nttmp2, 1); if (nttmp2 == nt1) return -i;
2173 nttmp2 = prng_successor(nttmp2, 1); if (nttmp2 == nt1) return -(i+1);
2174 nttmp2 = prng_successor(nttmp2, 1); if (nttmp2 == nt1) return -(i+2);
2175 nttmp2 = prng_successor(nttmp2, 1); if (nttmp2 == nt1) return -(i+3);
2176 nttmp2 = prng_successor(nttmp2, 1); if (nttmp2 == nt1) return -(i+4);
2177 nttmp2 = prng_successor(nttmp2, 1); if (nttmp2 == nt1) return -(i+5);
2178 nttmp2 = prng_successor(nttmp2, 1); if (nttmp2 == nt1) return -(i+6);
be818b14 2179 nttmp2 = prng_successor(nttmp2, 1); if (nttmp2 == nt1) return -(i+7);
2180 }
91c7a7cc 2181 // either nt1 or nt2 are invalid nonces
2182 return(-99999);
e772353f 2183}
2184
1c611bbd 2185//-----------------------------------------------------------------------------
2186// Recover several bits of the cypher stream. This implements (first stages of)
2187// the algorithm described in "The Dark Side of Security by Obscurity and
2188// Cloning MiFare Classic Rail and Building Passes, Anywhere, Anytime"
2189// (article by Nicolas T. Courtois, 2009)
2190//-----------------------------------------------------------------------------
f38cfd66 2191
df007486 2192void ReaderMifare(bool first_try, uint8_t block, uint8_t keytype ) {
2193
2194 uint8_t mf_auth[] = { keytype, block, 0x00, 0x00 };
b0300679 2195 uint8_t mf_nr_ar[] = { 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00 };
2196 uint8_t uid[10] = {0,0,0,0,0,0,0,0,0,0};
2197 uint8_t par_list[8] = {0,0,0,0,0,0,0,0};
2198 uint8_t ks_list[8] = {0,0,0,0,0,0,0,0};
495d7f13 2199 uint8_t receivedAnswer[MAX_MIFARE_FRAME_SIZE] = {0x00};
2200 uint8_t receivedAnswerPar[MAX_MIFARE_PARITY_SIZE] = {0x00};
b0300679 2201 uint8_t par[1] = {0}; // maximum 8 Bytes to be sent here, 1 byte parity is therefore enough
1c611bbd 2202 byte_t nt_diff = 0;
6a1f2d82 2203 uint32_t nt = 0;
b0300679 2204 uint32_t previous_nt = 0;
b0300679 2205 uint32_t cuid = 0;
2206
91c7a7cc 2207 int32_t catch_up_cycles = 0;
2208 int32_t last_catch_up = 0;
2209 int32_t isOK = 0;
2210 int32_t nt_distance = 0;
b0300679 2211
4c0cf2d2 2212 uint16_t elapsed_prng_sequences = 1;
1c611bbd 2213 uint16_t consecutive_resyncs = 0;
0de8e387 2214 uint16_t unexpected_random = 0;
2215 uint16_t sync_tries = 0;
b0300679 2216
bc939371 2217 // static variables here, is re-used in the next call
b0300679 2218 static uint32_t nt_attacked = 0;
2219 static uint32_t sync_time = 0;
91c7a7cc 2220 static uint32_t sync_cycles = 0;
b0300679 2221 static uint8_t par_low = 0;
2222 static uint8_t mf_nr_ar3 = 0;
91c7a7cc 2223
b0300679 2224 #define PRNG_SEQUENCE_LENGTH (1 << 16)
2225 #define MAX_UNEXPECTED_RANDOM 4 // maximum number of unexpected (i.e. real) random numbers when trying to sync. Then give up.
2226 #define MAX_SYNC_TRIES 32
df007486 2227
2228 AppendCrc14443a(mf_auth, 2);
2229
91c7a7cc 2230 BigBuf_free(); BigBuf_Clear_ext(false);
4b78d6b3 2231 clear_trace();
5fba8581 2232 set_tracing(FALSE);
91c7a7cc 2233 iso14443a_setup(FPGA_HF_ISO14443A_READER_MOD);
4c0cf2d2 2234
6067df30 2235 sync_time = GetCountSspClk() & 0xfffffff8;
ed8c2aeb 2236 sync_cycles = PRNG_SEQUENCE_LENGTH; // Mifare Classic's random generator repeats every 2^16 cycles (and so do the nonces).
f38cfd66 2237 nt_attacked = 0;
2238
dd83c457 2239 if (MF_DBGLEVEL >= 4) Dbprintf("Mifare::Sync %u", sync_time);
f38cfd66 2240
6067df30 2241 if (first_try) {
f38cfd66 2242 mf_nr_ar3 = 0;
91c7a7cc 2243 par_low = 0;
4c0cf2d2 2244 } else {
b0300679 2245 // we were unsuccessful on a previous call.
2246 // Try another READER nonce (first 3 parity bits remain the same)
2247 ++mf_nr_ar3;
4c0cf2d2 2248 mf_nr_ar[3] = mf_nr_ar3;
2249 par[0] = par_low;
2250 }
91c7a7cc 2251
2252 bool have_uid = FALSE;
2253 uint8_t cascade_levels = 0;
2254
4c0cf2d2 2255 LED_C_ON();
91c7a7cc 2256 uint16_t i;
2257 for(i = 0; TRUE; ++i) {
4c0cf2d2 2258
1c611bbd 2259 WDT_HIT();
e30c654b 2260
1c611bbd 2261 // Test if the action was cancelled
c830303d 2262 if(BUTTON_PRESS()) {
2263 isOK = -1;
1c611bbd 2264 break;
2265 }
2266
91c7a7cc 2267 // this part is from Piwi's faster nonce collecting part in Hardnested.
2268 if (!have_uid) { // need a full select cycle to get the uid first
2269 iso14a_card_select_t card_info;
2270 if(!iso14443a_select_card(uid, &card_info, &cuid, true, 0)) {
2271 if (MF_DBGLEVEL >= 4) Dbprintf("Mifare: Can't select card (ALL)");
2272 break;
2273 }
2274 switch (card_info.uidlen) {
2275 case 4 : cascade_levels = 1; break;
2276 case 7 : cascade_levels = 2; break;
2277 case 10: cascade_levels = 3; break;
2278 default: break;
2279 }
2280 have_uid = TRUE;
2281 } else { // no need for anticollision. We can directly select the card
2282 if(!iso14443a_select_card(uid, NULL, &cuid, false, cascade_levels)) {
2283 if (MF_DBGLEVEL >= 4) Dbprintf("Mifare: Can't select card (UID)");
2284 continue;
2285 }
1c611bbd 2286 }
4c0cf2d2 2287
91c7a7cc 2288 // Sending timeslot of ISO14443a frame
2289 sync_time = (sync_time & 0xfffffff8 ) + sync_cycles + catch_up_cycles;
4b78d6b3 2290 catch_up_cycles = 0;
2291
2292 // if we missed the sync time already, advance to the next nonce repeat
91c7a7cc 2293 while( GetCountSspClk() > sync_time) {
4b78d6b3 2294 ++elapsed_prng_sequences;
91c7a7cc 2295 sync_time = (sync_time & 0xfffffff8 ) + sync_cycles;
2296 }
2297
2298 // Transmit MIFARE_CLASSIC_AUTH at synctime. Should result in returning the same tag nonce (== nt_attacked)
2299 ReaderTransmit(mf_auth, sizeof(mf_auth), &sync_time);
f89c7050 2300
91c7a7cc 2301 // Receive the (4 Byte) "random" nonce from TAG
4c0cf2d2 2302 if (!ReaderReceive(receivedAnswer, receivedAnswerPar))
1c611bbd 2303 continue;
1c611bbd 2304
4b78d6b3 2305 previous_nt = nt;
2306 nt = bytes_to_num(receivedAnswer, 4);
2307
91c7a7cc 2308 // Transmit reader nonce with fake par
2309 ReaderTransmitPar(mf_nr_ar, sizeof(mf_nr_ar), par, NULL);
2310
6067df30 2311 // we didn't calibrate our clock yet,
2312 // iceman: has to be calibrated every time.
bcacb316 2313 if (previous_nt && !nt_attacked) {
91c7a7cc 2314
2315 nt_distance = dist_nt(previous_nt, nt);
2316
2317 // if no distance between, then we are in sync.
1c611bbd 2318 if (nt_distance == 0) {
2319 nt_attacked = nt;
0de8e387 2320 } else {
c830303d 2321 if (nt_distance == -99999) { // invalid nonce received
91c7a7cc 2322 ++unexpected_random;
3bc7b13d 2323 if (unexpected_random > MAX_UNEXPECTED_RANDOM) {
c830303d 2324 isOK = -3; // Card has an unpredictable PRNG. Give up
2325 break;
91c7a7cc 2326 } else {
2327 if (sync_cycles <= 0) sync_cycles += PRNG_SEQUENCE_LENGTH;
2328 LED_B_OFF();
c830303d 2329 continue; // continue trying...
2330 }
1c611bbd 2331 }
4c0cf2d2 2332
0de8e387 2333 if (++sync_tries > MAX_SYNC_TRIES) {
91c7a7cc 2334 isOK = -4; // Card's PRNG runs at an unexpected frequency or resets unexpectedly
2335 break;
0de8e387 2336 }
4c0cf2d2 2337
4b78d6b3 2338 sync_cycles = (sync_cycles - nt_distance)/elapsed_prng_sequences;
91c7a7cc 2339
4c0cf2d2 2340 if (sync_cycles <= 0)
0de8e387 2341 sync_cycles += PRNG_SEQUENCE_LENGTH;
4c0cf2d2 2342
91c7a7cc 2343 if (MF_DBGLEVEL >= 4)
3bc7b13d 2344 Dbprintf("calibrating in cycle %d. nt_distance=%d, elapsed_prng_sequences=%d, new sync_cycles: %d\n", i, nt_distance, elapsed_prng_sequences, sync_cycles);
4c0cf2d2 2345
91c7a7cc 2346 LED_B_OFF();
1c611bbd 2347 continue;
2348 }
2349 }
91c7a7cc 2350 LED_B_OFF();
1c611bbd 2351
ed8c2aeb 2352 if ( (nt != nt_attacked) && nt_attacked) { // we somehow lost sync. Try to catch up again...
4c0cf2d2 2353
91c7a7cc 2354 catch_up_cycles = ABS(dist_nt(nt_attacked, nt));
c830303d 2355 if (catch_up_cycles == 99999) { // invalid nonce received. Don't resync on that one.
1c611bbd 2356 catch_up_cycles = 0;
2357 continue;
91c7a7cc 2358 }
4c0cf2d2 2359 // average?
3bc7b13d 2360 catch_up_cycles /= elapsed_prng_sequences;
4c0cf2d2 2361
1c611bbd 2362 if (catch_up_cycles == last_catch_up) {
4a71da5a 2363 ++consecutive_resyncs;
4c0cf2d2 2364 } else {
1c611bbd 2365 last_catch_up = catch_up_cycles;
2366 consecutive_resyncs = 0;
4b78d6b3 2367 }
4c0cf2d2 2368
1c611bbd 2369 if (consecutive_resyncs < 3) {
91c7a7cc 2370 if (MF_DBGLEVEL >= 4)
2371 Dbprintf("Lost sync in cycle %d. nt_distance=%d. Consecutive Resyncs = %d. Trying one time catch up...\n", i, catch_up_cycles, consecutive_resyncs);
4c0cf2d2 2372 } else {
2373 sync_cycles += catch_up_cycles;
2374
91c7a7cc 2375 if (MF_DBGLEVEL >= 4)
2376 Dbprintf("Lost sync in cycle %d for the fourth time consecutively (nt_distance = %d). Adjusting sync_cycles to %d.\n", i, catch_up_cycles, sync_cycles);
4c0cf2d2 2377
3bc7b13d 2378 last_catch_up = 0;
2379 catch_up_cycles = 0;
2380 consecutive_resyncs = 0;
1c611bbd 2381 }
2382 continue;
2383 }
2384
1c611bbd 2385 // Receive answer. This will be a 4 Bit NACK when the 8 parity bits are OK after decoding
91c7a7cc 2386 if (ReaderReceive(receivedAnswer, receivedAnswerPar)) {
9492e0b0 2387 catch_up_cycles = 8; // the PRNG is delayed by 8 cycles due to the NAC (4Bits = 0x05 encrypted) transfer
1c611bbd 2388
495d7f13 2389 if (nt_diff == 0)
6a1f2d82 2390 par_low = par[0] & 0xE0; // there is no need to check all parities for other nt_diff. Parity Bits for mf_nr_ar[0..2] won't change
1c611bbd 2391
6a1f2d82 2392 par_list[nt_diff] = SwapBits(par[0], 8);
91c7a7cc 2393 ks_list[nt_diff] = receivedAnswer[0] ^ 0x05; // xor with NACK value to get keystream
1c611bbd 2394
2395 // Test if the information is complete
2396 if (nt_diff == 0x07) {
2397 isOK = 1;
2398 break;
2399 }
2400
2401 nt_diff = (nt_diff + 1) & 0x07;
2402 mf_nr_ar[3] = (mf_nr_ar[3] & 0x1F) | (nt_diff << 5);
6a1f2d82 2403 par[0] = par_low;
4b78d6b3 2404
1c611bbd 2405 } else {
b0300679 2406 // No NACK.
495d7f13 2407 if (nt_diff == 0 && first_try) {
6a1f2d82 2408 par[0]++;
5ebcb867 2409 if (par[0] == 0x00) { // tried all 256 possible parities without success. Card doesn't send NACK.
c830303d 2410 isOK = -2;
2411 break;
2412 }
1c611bbd 2413 } else {
b0300679 2414 // Why this?
6a1f2d82 2415 par[0] = ((par[0] & 0x1F) + 1) | par_low;
1c611bbd 2416 }
2417 }
4b78d6b3 2418
91c7a7cc 2419 // reset the resyncs since we got a complete transaction on right time.
4b78d6b3 2420 consecutive_resyncs = 0;
91c7a7cc 2421 } // end for loop
1c611bbd 2422
1c611bbd 2423 mf_nr_ar[3] &= 0x1F;
5ebcb867 2424
bc939371 2425 if (MF_DBGLEVEL >= 4) Dbprintf("Number of sent auth requestes: %u", i);
d26849d4 2426
b0300679 2427 uint8_t buf[28] = {0x00};
91c7a7cc 2428 memset(buf, 0x00, sizeof(buf));
b0300679 2429 num_to_bytes(cuid, 4, buf);
1c611bbd 2430 num_to_bytes(nt, 4, buf + 4);
2431 memcpy(buf + 8, par_list, 8);
2432 memcpy(buf + 16, ks_list, 8);
2433 memcpy(buf + 24, mf_nr_ar, 4);
2434
91c7a7cc 2435 cmd_send(CMD_ACK, isOK, 0, 0, buf, sizeof(buf) );
1c611bbd 2436
1c611bbd 2437 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
2438 LEDsoff();
99cf19d9 2439 set_tracing(FALSE);
20f9a2a1 2440}
1c611bbd 2441
f38cfd66 2442
0de8e387 2443/**
d2f487af 2444 *MIFARE 1K simulate.
2445 *
2446 *@param flags :
0194ce8f 2447 * FLAG_INTERACTIVE - In interactive mode, we are expected to finish the operation with an ACK
2448 * FLAG_4B_UID_IN_DATA - use 4-byte UID in the data-section
2449 * FLAG_7B_UID_IN_DATA - use 7-byte UID in the data-section
2450 * FLAG_10B_UID_IN_DATA - use 10-byte UID in the data-section
2451 * FLAG_UID_IN_EMUL - use 4-byte UID from emulator memory
2452 * FLAG_NR_AR_ATTACK - collect NR_AR responses for bruteforcing later
d2f487af 2453 *@param exitAfterNReads, exit simulation after n blocks have been read, 0 is inifite
2454 */
91c7a7cc 2455void Mifare1ksim(uint8_t flags, uint8_t exitAfterNReads, uint8_t arg2, uint8_t *datain) {
e99acd00 2456
2457 // init pseudorand
2458 fast_prand( GetTickCount() );
2459
50193c1e 2460 int cardSTATE = MFEMUL_NOFIELD;
0194ce8f 2461 int _UID_LEN = 0; // 4, 7, 10
9ca155ba 2462 int vHf = 0; // in mV
0194ce8f 2463 int res = 0;
0a39986e
M
2464 uint32_t selTimer = 0;
2465 uint32_t authTimer = 0;
6a1f2d82 2466 uint16_t len = 0;
8f51ddb0 2467 uint8_t cardWRBL = 0;
9ca155ba
M
2468 uint8_t cardAUTHSC = 0;
2469 uint8_t cardAUTHKEY = 0xff; // no authentication
2470 uint32_t cuid = 0;
51969283 2471 uint32_t ans = 0;
0014cb46
M
2472 uint32_t cardINTREG = 0;
2473 uint8_t cardINTBLOCK = 0;
9ca155ba
M
2474 struct Crypto1State mpcs = {0, 0};
2475 struct Crypto1State *pcs;
2476 pcs = &mpcs;
f38cfd66 2477 uint32_t numReads = 0; // Counts numer of times reader read a block
5ebcb867 2478 uint8_t receivedCmd[MAX_MIFARE_FRAME_SIZE] = {0x00};
2479 uint8_t receivedCmd_par[MAX_MIFARE_PARITY_SIZE] = {0x00};
2480 uint8_t response[MAX_MIFARE_FRAME_SIZE] = {0x00};
2481 uint8_t response_par[MAX_MIFARE_PARITY_SIZE] = {0x00};
9ca155ba 2482
bc939371 2483 uint8_t atqa[] = {0x04, 0x00}; // Mifare classic 1k
2484 uint8_t sak_4[] = {0x0C, 0x00, 0x00}; // CL1 - 4b uid
2485 uint8_t sak_7[] = {0x0C, 0x00, 0x00}; // CL2 - 7b uid
2486 uint8_t sak_10[] = {0x0C, 0x00, 0x00}; // CL3 - 10b uid
f38cfd66 2487 // uint8_t sak[] = {0x09, 0x3f, 0xcc }; // Mifare Mini
0194ce8f 2488
2489 uint8_t rUIDBCC1[] = {0xde, 0xad, 0xbe, 0xaf, 0x62};
2490 uint8_t rUIDBCC2[] = {0xde, 0xad, 0xbe, 0xaf, 0x62};
2491 uint8_t rUIDBCC3[] = {0xde, 0xad, 0xbe, 0xaf, 0x62};
2492
bf5d7992 2493 // TAG Nonce - Authenticate response
2494 uint8_t rAUTH_NT[4];
2495 uint32_t nonce = prand();
2496 num_to_bytes(nonce, 4, rAUTH_NT);
2497
f38cfd66 2498 // uint8_t rAUTH_NT[] = {0x55, 0x41, 0x49, 0x92};// nonce from nested? why this?
d2f487af 2499 uint8_t rAUTH_AT[] = {0x00, 0x00, 0x00, 0x00};
bf5d7992 2500
bc939371 2501 // Here, we collect CUID, NT, NR, AR, CUID2, NT2, NR2, AR2
d2f487af 2502 // This can be used in a reader-only attack.
b6e05350
MF
2503 nonces_t ar_nr_resp[ATTACK_KEY_COUNT*2]; // for 2 separate attack types (nml, moebius)
2504 memset(ar_nr_resp, 0x00, sizeof(ar_nr_resp));
2505
2506 uint8_t ar_nr_collected[ATTACK_KEY_COUNT*2]; // for 2nd attack type (moebius)
2507 memset(ar_nr_collected, 0x00, sizeof(ar_nr_collected));
2508 uint8_t nonce1_count = 0;
2509 uint8_t nonce2_count = 0;
2510 uint8_t moebius_n_count = 0;
2511 bool gettingMoebius = false;
2512 uint8_t mM = 0; // moebius_modifier for collection storage
2513 bool doBufResetNext = false;
0014cb46 2514
f38cfd66 2515 // -- Determine the UID
0194ce8f 2516 // Can be set from emulator memory or incoming data
2517 // Length: 4,7,or 10 bytes
bc939371 2518 if ( (flags & FLAG_UID_IN_EMUL) == FLAG_UID_IN_EMUL)
2519 emlGetMemBt(datain, 0, 10); // load 10bytes from EMUL to the datain pointer. to be used below.
2520
2521 if ( (flags & FLAG_4B_UID_IN_DATA) == FLAG_4B_UID_IN_DATA) {
0194ce8f 2522 memcpy(rUIDBCC1, datain, 4);
2523 _UID_LEN = 4;
bc939371 2524 } else if ( (flags & FLAG_7B_UID_IN_DATA) == FLAG_7B_UID_IN_DATA) {
0194ce8f 2525 memcpy(&rUIDBCC1[1], datain, 3);
2526 memcpy( rUIDBCC2, datain+3, 4);
2527 _UID_LEN = 7;
bc939371 2528 } else if ( (flags & FLAG_10B_UID_IN_DATA) == FLAG_10B_UID_IN_DATA) {
0194ce8f 2529 memcpy(&rUIDBCC1[1], datain, 3);
bc939371 2530 memcpy(&rUIDBCC2[1], datain+3, 3);
2531 memcpy( rUIDBCC3, datain+6, 4);
0194ce8f 2532 _UID_LEN = 10;
d2f487af 2533 }
7bc95e2e 2534
0194ce8f 2535 switch (_UID_LEN) {
2536 case 4:
bc939371 2537 sak_4[0] &= 0xFB;
0194ce8f 2538 // save CUID
b6e05350 2539 cuid = bytes_to_num(rUIDBCC1, 4);
0194ce8f 2540 // BCC
2541 rUIDBCC1[4] = rUIDBCC1[0] ^ rUIDBCC1[1] ^ rUIDBCC1[2] ^ rUIDBCC1[3];
bc939371 2542 if (MF_DBGLEVEL >= 2) {
0194ce8f 2543 Dbprintf("4B UID: %02x%02x%02x%02x",
2544 rUIDBCC1[0],
2545 rUIDBCC1[1],
2546 rUIDBCC1[2],
2547 rUIDBCC1[3]
2548 );
2549 }
2550 break;
2551 case 7:
2552 atqa[0] |= 0x40;
bc939371 2553 sak_7[0] &= 0xFB;
0194ce8f 2554 // save CUID
b6e05350 2555 cuid = bytes_to_num(rUIDBCC2, 4);
bc939371 2556 // CascadeTag, CT
2557 rUIDBCC1[0] = 0x88;
0194ce8f 2558 // BCC
2559 rUIDBCC1[4] = rUIDBCC1[0] ^ rUIDBCC1[1] ^ rUIDBCC1[2] ^ rUIDBCC1[3];
2560 rUIDBCC2[4] = rUIDBCC2[0] ^ rUIDBCC2[1] ^ rUIDBCC2[2] ^ rUIDBCC2[3];
bc939371 2561 if (MF_DBGLEVEL >= 2) {
0194ce8f 2562 Dbprintf("7B UID: %02x %02x %02x %02x %02x %02x %02x",
0194ce8f 2563 rUIDBCC1[1],
2564 rUIDBCC1[2],
2565 rUIDBCC1[3],
2566 rUIDBCC2[0],
2567 rUIDBCC2[1],
2568 rUIDBCC2[2],
2569 rUIDBCC2[3]
2570 );
2571 }
2572 break;
2573 case 10:
bc939371 2574 atqa[0] |= 0x80;
2575 sak_10[0] &= 0xFB;
0194ce8f 2576 // save CUID
b6e05350 2577 cuid = bytes_to_num(rUIDBCC3, 4);
bc939371 2578 // CascadeTag, CT
2579 rUIDBCC1[0] = 0x88;
2580 rUIDBCC2[0] = 0x88;
0194ce8f 2581 // BCC
2582 rUIDBCC1[4] = rUIDBCC1[0] ^ rUIDBCC1[1] ^ rUIDBCC1[2] ^ rUIDBCC1[3];
0194ce8f 2583 rUIDBCC2[4] = rUIDBCC2[0] ^ rUIDBCC2[1] ^ rUIDBCC2[2] ^ rUIDBCC2[3];
2584 rUIDBCC3[4] = rUIDBCC3[0] ^ rUIDBCC3[1] ^ rUIDBCC3[2] ^ rUIDBCC3[3];
bc939371 2585
2586 if (MF_DBGLEVEL >= 2) {
0194ce8f 2587 Dbprintf("10B UID: %02x %02x %02x %02x %02x %02x %02x %02x %02x %02x",
0194ce8f 2588 rUIDBCC1[1],
2589 rUIDBCC1[2],
2590 rUIDBCC1[3],
0194ce8f 2591 rUIDBCC2[1],
2592 rUIDBCC2[2],
2593 rUIDBCC2[3],
2594 rUIDBCC3[0],
2595 rUIDBCC3[1],
2596 rUIDBCC3[2],
2597 rUIDBCC3[3]
2598 );
2599 }
2600 break;
2601 default:
2602 break;
d2f487af 2603 }
bc939371 2604 // calc some crcs
2605 ComputeCrc14443(CRC_14443_A, sak_4, 1, &sak_4[1], &sak_4[2]);
2606 ComputeCrc14443(CRC_14443_A, sak_7, 1, &sak_7[1], &sak_7[2]);
2607 ComputeCrc14443(CRC_14443_A, sak_10, 1, &sak_10[1], &sak_10[2]);
2608
99cf19d9 2609 // We need to listen to the high-frequency, peak-detected path.
2610 iso14443a_setup(FPGA_HF_ISO14443A_TAGSIM_LISTEN);
2611
2612 // free eventually allocated BigBuf memory but keep Emulator Memory
2613 BigBuf_free_keep_EM();
99cf19d9 2614 clear_trace();
2615 set_tracing(TRUE);
2616
7bc95e2e 2617 bool finished = FALSE;
2b1f4228 2618 while (!BUTTON_PRESS() && !finished && !usb_poll_validate_length()) {
9ca155ba 2619 WDT_HIT();
9ca155ba
M
2620
2621 // find reader field
9ca155ba 2622 if (cardSTATE == MFEMUL_NOFIELD) {
0c8d25eb 2623 vHf = (MAX_ADC_HF_VOLTAGE * AvgAdc(ADC_CHAN_HF)) >> 10;
9ca155ba 2624 if (vHf > MF_MINFIELDV) {
0014cb46 2625 cardSTATE_TO_IDLE();
9ca155ba
M
2626 LED_A_ON();
2627 }
2628 }
0194ce8f 2629 if (cardSTATE == MFEMUL_NOFIELD) continue;
9ca155ba 2630
f38cfd66 2631 // Now, get data
6a1f2d82 2632 res = EmGetCmd(receivedCmd, &len, receivedCmd_par);
d2f487af 2633 if (res == 2) { //Field is off!
2634 cardSTATE = MFEMUL_NOFIELD;
2635 LEDsoff();
2636 continue;
7bc95e2e 2637 } else if (res == 1) {
f38cfd66 2638 break; // return value 1 means button press
7bc95e2e 2639 }
2640
d2f487af 2641 // REQ or WUP request in ANY state and WUP in HALTED state
57850d9d 2642 // this if-statement doesn't match the specification above. (iceman)
0194ce8f 2643 if (len == 1 && ((receivedCmd[0] == ISO14443A_CMD_REQA && cardSTATE != MFEMUL_HALTED) || receivedCmd[0] == ISO14443A_CMD_WUPA)) {
d2f487af 2644 selTimer = GetTickCount();
0194ce8f 2645 EmSendCmdEx(atqa, sizeof(atqa), (receivedCmd[0] == ISO14443A_CMD_WUPA));
d2f487af 2646 cardSTATE = MFEMUL_SELECT1;
d2f487af 2647 crypto1_destroy(pcs);
2648 cardAUTHKEY = 0xff;
0194ce8f 2649 LEDsoff();
bf5d7992 2650 nonce = prand();
d2f487af 2651 continue;
0a39986e 2652 }
7bc95e2e 2653
50193c1e 2654 switch (cardSTATE) {
d2f487af 2655 case MFEMUL_NOFIELD:
2656 case MFEMUL_HALTED:
50193c1e 2657 case MFEMUL_IDLE:{
6a1f2d82 2658 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
50193c1e
M
2659 break;
2660 }
2661 case MFEMUL_SELECT1:{
0194ce8f 2662 if (len == 2 && (receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT && receivedCmd[1] == 0x20)) {
d2f487af 2663 if (MF_DBGLEVEL >= 4) Dbprintf("SELECT ALL received");
9ca155ba 2664 EmSendCmd(rUIDBCC1, sizeof(rUIDBCC1));
0014cb46 2665 break;
9ca155ba 2666 }
9ca155ba 2667 // select card
0a39986e 2668 if (len == 9 &&
0194ce8f 2669 ( receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT &&
2670 receivedCmd[1] == 0x70 &&
2671 memcmp(&receivedCmd[2], rUIDBCC1, 4) == 0)) {
2672
2673 // SAK 4b
2674 EmSendCmd(sak_4, sizeof(sak_4));
2675 switch(_UID_LEN){
2676 case 4:
2677 cardSTATE = MFEMUL_WORK;
2678 LED_B_ON();
2679 if (MF_DBGLEVEL >= 4) Dbprintf("--> WORK. anticol1 time: %d", GetTickCount() - selTimer);
2680 continue;
2681 case 7:
2682 case 10:
2683 cardSTATE = MFEMUL_SELECT2;
2684 continue;
2685 default:break;
8556b852 2686 }
0194ce8f 2687 } else {
2688 cardSTATE_TO_IDLE();
2689 }
2690 break;
2691 }
2692 case MFEMUL_SELECT2:{
2693 if (!len) {
2694 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
2695 break;
2696 }
2697 if (len == 2 && (receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT_2 && receivedCmd[1] == 0x20)) {
2698 EmSendCmd(rUIDBCC2, sizeof(rUIDBCC2));
2699 break;
2700 }
2701 if (len == 9 &&
2702 (receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT_2 &&
2703 receivedCmd[1] == 0x70 &&
2704 memcmp(&receivedCmd[2], rUIDBCC2, 4) == 0) ) {
2705
2706 EmSendCmd(sak_7, sizeof(sak_7));
2707 switch(_UID_LEN){
2708 case 7:
2709 cardSTATE = MFEMUL_WORK;
2710 LED_B_ON();
2711 if (MF_DBGLEVEL >= 4) Dbprintf("--> WORK. anticol2 time: %d", GetTickCount() - selTimer);
2712 continue;
2713 case 10:
2714 cardSTATE = MFEMUL_SELECT3;
2715 continue;
2716 default:break;
2717 }
bc939371 2718 }
2719 cardSTATE_TO_IDLE();
0194ce8f 2720 break;
2721 }
2722 case MFEMUL_SELECT3:{
2723 if (!len) {
2724 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
2725 break;
2726 }
2727 if (len == 2 && (receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT_3 && receivedCmd[1] == 0x20)) {
2728 EmSendCmd(rUIDBCC3, sizeof(rUIDBCC3));
2729 break;
2730 }
2731 if (len == 9 &&
2732 (receivedCmd[0] == ISO14443A_CMD_ANTICOLL_OR_SELECT_3 &&
2733 receivedCmd[1] == 0x70 &&
2734 memcmp(&receivedCmd[2], rUIDBCC3, 4) == 0) ) {
2735
2736 EmSendCmd(sak_10, sizeof(sak_10));
2737 cardSTATE = MFEMUL_WORK;
2738 LED_B_ON();
2739 if (MF_DBGLEVEL >= 4) Dbprintf("--> WORK. anticol3 time: %d", GetTickCount() - selTimer);
2740 break;
9ca155ba 2741 }
bc939371 2742 cardSTATE_TO_IDLE();
50193c1e
M
2743 break;
2744 }
d2f487af 2745 case MFEMUL_AUTH1:{
495d7f13 2746 if( len != 8) {
d2f487af 2747 cardSTATE_TO_IDLE();
6a1f2d82 2748 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
d2f487af 2749 break;
2750 }
0c8d25eb 2751
bc939371 2752 uint32_t nr = bytes_to_num(receivedCmd, 4);
2753 uint32_t ar = bytes_to_num(&receivedCmd[4], 4);
d2f487af 2754
b6e05350
MF
2755 if (doBufResetNext) {
2756 // Reset, lets try again!
e99acd00 2757 if (MF_DBGLEVEL >= 4) Dbprintf("Re-read after previous NR_AR_ATTACK, resetting buffer");
b6e05350
MF
2758 memset(ar_nr_resp, 0x00, sizeof(ar_nr_resp));
2759 memset(ar_nr_collected, 0x00, sizeof(ar_nr_collected));
2760 mM = 0;
2761 doBufResetNext = false;
2762 }
2763
2764 for (uint8_t i = 0; i < ATTACK_KEY_COUNT; i++) {
bf5d7992 2765
2766 if ( ar_nr_collected[i+mM] == 0 || (
2767 (cardAUTHSC == ar_nr_resp[i+mM].sector) &&
2768 (cardAUTHKEY == ar_nr_resp[i+mM].keytype) &&
2769 (ar_nr_collected[i+mM] > 0)
2770 )
2771 ) {
b6e05350
MF
2772
2773 // if first auth for sector, or matches sector and keytype of previous auth
2774 if (ar_nr_collected[i+mM] < 2) {
2775 // if we haven't already collected 2 nonces for this sector
2776 if (ar_nr_resp[ar_nr_collected[i+mM]].ar != ar) {
2777 // Avoid duplicates... probably not necessary, ar should vary.
2778 if (ar_nr_collected[i+mM]==0) {
2779 // first nonce collect
2780 ar_nr_resp[i+mM].cuid = cuid;
2781 ar_nr_resp[i+mM].sector = cardAUTHSC;
2782 ar_nr_resp[i+mM].keytype = cardAUTHKEY;
2783 ar_nr_resp[i+mM].nonce = nonce;
2784 ar_nr_resp[i+mM].nr = nr;
2785 ar_nr_resp[i+mM].ar = ar;
2786 nonce1_count++;
2787 // add this nonce to first moebius nonce
2788 ar_nr_resp[i+ATTACK_KEY_COUNT].cuid = cuid;
2789 ar_nr_resp[i+ATTACK_KEY_COUNT].sector = cardAUTHSC;
2790 ar_nr_resp[i+ATTACK_KEY_COUNT].keytype = cardAUTHKEY;
2791 ar_nr_resp[i+ATTACK_KEY_COUNT].nonce = nonce;
2792 ar_nr_resp[i+ATTACK_KEY_COUNT].nr = nr;
2793 ar_nr_resp[i+ATTACK_KEY_COUNT].ar = ar;
2794 ar_nr_collected[i+ATTACK_KEY_COUNT]++;
2795 } else { // second nonce collect (std and moebius)
2796 ar_nr_resp[i+mM].nonce2 = nonce;
2797 ar_nr_resp[i+mM].nr2 = nr;
2798 ar_nr_resp[i+mM].ar2 = ar;
2799 if (!gettingMoebius) {
2800 nonce2_count++;
2801 // check if this was the last second nonce we need for std attack
2802 if ( nonce2_count == nonce1_count ) {
2803 // done collecting std test switch to moebius
2804 // first finish incrementing last sample
2805 ar_nr_collected[i+mM]++;
2806 // switch to moebius collection
2807 gettingMoebius = true;
2808 mM = ATTACK_KEY_COUNT;
2809 break;
2810 }
2811 } else {
2812 moebius_n_count++;
2813 // if we've collected all the nonces we need - finish.
2814
2815 if (nonce1_count == moebius_n_count) {
bf5d7992 2816 cmd_send(CMD_ACK, CMD_SIMULATE_MIFARE_CARD, 0, 0, &ar_nr_resp, sizeof(ar_nr_resp));
b6e05350
MF
2817 nonce1_count = 0;
2818 nonce2_count = 0;
2819 moebius_n_count = 0;
2820 gettingMoebius = false;
2821 doBufResetNext = true;
2822 finished = ( ((flags & FLAG_INTERACTIVE) == FLAG_INTERACTIVE));
2823 }
2824 }
2825 }
2826 ar_nr_collected[i+mM]++;
2827 }
2828 }
2829 // we found right spot for this nonce stop looking
2830 break;
2831 }
2832 }
2833
2834
2835 /*
f38cfd66 2836 // Collect AR/NR
2837 // if(ar_nr_collected < 2 && cardAUTHSC == 2){
bc939371 2838 if(ar_nr_collected < 2) {
f38cfd66 2839 // if(ar_nr_responses[2] != nr) {
bc939371 2840 ar_nr_responses[ar_nr_collected*4] = cuid;
2841 ar_nr_responses[ar_nr_collected*4+1] = nonce;
2842 ar_nr_responses[ar_nr_collected*4+2] = nr;
2843 ar_nr_responses[ar_nr_collected*4+3] = ar;
273b57a7 2844 ar_nr_collected++;
f38cfd66 2845 // }
bc939371 2846
12d708fe 2847 // Interactive mode flag, means we need to send ACK
bc939371 2848 finished = ( ((flags & FLAG_INTERACTIVE) == FLAG_INTERACTIVE)&& ar_nr_collected == 2);
d2f487af 2849 }
b6e05350 2850
0194ce8f 2851 crypto1_word(pcs, ar , 1);
2852 cardRr = nr ^ crypto1_word(pcs, 0, 0);
2853
2854 test if auth OK
2855 if (cardRr != prng_successor(nonce, 64)){
c3c241f3 2856
0194ce8f 2857 if (MF_DBGLEVEL >= 4) Dbprintf("AUTH FAILED for sector %d with key %c. cardRr=%08x, succ=%08x",
2858 cardAUTHSC, cardAUTHKEY == 0 ? 'A' : 'B',
2859 cardRr, prng_successor(nonce, 64));
2860 Shouldn't we respond anything here?
2861 Right now, we don't nack or anything, which causes the
2862 reader to do a WUPA after a while. /Martin
2863 -- which is the correct response. /piwi
2864 cardSTATE_TO_IDLE();
2865 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
2866 break;
2867 }
2868 */
2869
d2f487af 2870 ans = prng_successor(nonce, 96) ^ crypto1_word(pcs, 0, 0);
d2f487af 2871 num_to_bytes(ans, 4, rAUTH_AT);
d2f487af 2872 EmSendCmd(rAUTH_AT, sizeof(rAUTH_AT));
2873 LED_C_ON();
bc939371 2874
495d7f13 2875 if (MF_DBGLEVEL >= 4) {
2876 Dbprintf("AUTH COMPLETED for sector %d with key %c. time=%d",
2877 cardAUTHSC,
2878 cardAUTHKEY == 0 ? 'A' : 'B',
2879 GetTickCount() - authTimer
2880 );
2881 }
0014cb46 2882 cardSTATE = MFEMUL_WORK;
0194ce8f 2883 break;
50193c1e 2884 }
7bc95e2e 2885 case MFEMUL_WORK:{
2886 if (len == 0) {
6a1f2d82 2887 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
7bc95e2e 2888 break;
0194ce8f 2889 }
d2f487af 2890 bool encrypted_data = (cardAUTHKEY != 0xFF) ;
2891
495d7f13 2892 if(encrypted_data)
51969283 2893 mf_crypto1_decrypt(pcs, receivedCmd, len);
7bc95e2e 2894
0194ce8f 2895 if (len == 4 && (receivedCmd[0] == MIFARE_AUTH_KEYA ||
2896 receivedCmd[0] == MIFARE_AUTH_KEYB) ) {
2897
d2f487af 2898 authTimer = GetTickCount();
2899 cardAUTHSC = receivedCmd[1] / 4; // received block num
0194ce8f 2900 cardAUTHKEY = receivedCmd[0] - 0x60; // & 1
2901 crypto1_destroy(pcs);
d2f487af 2902 crypto1_create(pcs, emlGetKey(cardAUTHSC, cardAUTHKEY));
51969283 2903
0194ce8f 2904 if (!encrypted_data) {
2905 // first authentication
f38cfd66 2906 crypto1_word(pcs, cuid ^ nonce, 0);// Update crypto state
d2f487af 2907 num_to_bytes(nonce, 4, rAUTH_AT); // Send nonce
0194ce8f 2908
2909 if (MF_DBGLEVEL >= 4) Dbprintf("Reader authenticating for block %d (0x%02x) with key %d",receivedCmd[1] ,receivedCmd[1],cardAUTHKEY );
2910
2911 } else {
2912 // nested authentication
7bc95e2e 2913 ans = nonce ^ crypto1_word(pcs, cuid ^ nonce, 0);
d2f487af 2914 num_to_bytes(ans, 4, rAUTH_AT);
0194ce8f 2915
2916 if (MF_DBGLEVEL >= 4) Dbprintf("Reader doing nested authentication for block %d (0x%02x) with key %d",receivedCmd[1] ,receivedCmd[1],cardAUTHKEY );
d2f487af 2917 }
0c8d25eb 2918
d2f487af 2919 EmSendCmd(rAUTH_AT, sizeof(rAUTH_AT));
d2f487af 2920 cardSTATE = MFEMUL_AUTH1;
2921 break;
51969283 2922 }
7bc95e2e 2923
8f51ddb0
M
2924 // rule 13 of 7.5.3. in ISO 14443-4. chaining shall be continued
2925 // BUT... ACK --> NACK
2926 if (len == 1 && receivedCmd[0] == CARD_ACK) {
2927 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
2928 break;
2929 }
2930
2931 // rule 12 of 7.5.3. in ISO 14443-4. R(NAK) --> R(ACK)
2932 if (len == 1 && receivedCmd[0] == CARD_NACK_NA) {
2933 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_ACK));
2934 break;
0a39986e
M
2935 }
2936
7bc95e2e 2937 if(len != 4) {
6a1f2d82 2938 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
7bc95e2e 2939 break;
2940 }
d2f487af 2941
0194ce8f 2942 if ( receivedCmd[0] == ISO14443A_CMD_READBLOCK ||
2943 receivedCmd[0] == ISO14443A_CMD_WRITEBLOCK ||
2944 receivedCmd[0] == MIFARE_CMD_INC ||
2945 receivedCmd[0] == MIFARE_CMD_DEC ||
2946 receivedCmd[0] == MIFARE_CMD_RESTORE ||
2947 receivedCmd[0] == MIFARE_CMD_TRANSFER ) {
2948
7bc95e2e 2949 if (receivedCmd[1] >= 16 * 4) {
d2f487af 2950 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
c3c241f3 2951 if (MF_DBGLEVEL >= 4) Dbprintf("Reader tried to operate (0x%02) on out of range block: %d (0x%02x), nacking",receivedCmd[0],receivedCmd[1],receivedCmd[1]);
d2f487af 2952 break;
2953 }
2954
7bc95e2e 2955 if (receivedCmd[1] / 4 != cardAUTHSC) {
8f51ddb0 2956 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
c3c241f3 2957 if (MF_DBGLEVEL >= 4) Dbprintf("Reader tried to operate (0x%02) on block (0x%02x) not authenticated for (0x%02x), nacking",receivedCmd[0],receivedCmd[1],cardAUTHSC);
8f51ddb0
M
2958 break;
2959 }
d2f487af 2960 }
2961 // read block
0194ce8f 2962 if (receivedCmd[0] == ISO14443A_CMD_READBLOCK) {
2963 if (MF_DBGLEVEL >= 4) Dbprintf("Reader reading block %d (0x%02x)", receivedCmd[1], receivedCmd[1]);
495d7f13 2964
8f51ddb0
M
2965 emlGetMem(response, receivedCmd[1], 1);
2966 AppendCrc14443a(response, 16);
6a1f2d82 2967 mf_crypto1_encrypt(pcs, response, 18, response_par);
2968 EmSendCmdPar(response, 18, response_par);
d2f487af 2969 numReads++;
12d708fe 2970 if(exitAfterNReads > 0 && numReads >= exitAfterNReads) {
d2f487af 2971 Dbprintf("%d reads done, exiting", numReads);
2972 finished = true;
2973 }
0a39986e
M
2974 break;
2975 }
0a39986e 2976 // write block
0194ce8f 2977 if (receivedCmd[0] == ISO14443A_CMD_WRITEBLOCK) {
2978 if (MF_DBGLEVEL >= 4) Dbprintf("RECV 0xA0 write block %d (%02x)", receivedCmd[1], receivedCmd[1]);
8f51ddb0 2979 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_ACK));
8f51ddb0
M
2980 cardSTATE = MFEMUL_WRITEBL2;
2981 cardWRBL = receivedCmd[1];
0a39986e 2982 break;
7bc95e2e 2983 }
0014cb46 2984 // increment, decrement, restore
0194ce8f 2985 if ( receivedCmd[0] == MIFARE_CMD_INC ||
2986 receivedCmd[0] == MIFARE_CMD_DEC ||
2987 receivedCmd[0] == MIFARE_CMD_RESTORE) {
2988
2989 if (MF_DBGLEVEL >= 4) Dbprintf("RECV 0x%02x inc(0xC1)/dec(0xC0)/restore(0xC2) block %d (%02x)",receivedCmd[0], receivedCmd[1], receivedCmd[1]);
2990
d2f487af 2991 if (emlCheckValBl(receivedCmd[1])) {
c3c241f3 2992 if (MF_DBGLEVEL >= 4) Dbprintf("Reader tried to operate on block, but emlCheckValBl failed, nacking");
0014cb46
M
2993 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
2994 break;
2995 }
2996 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_ACK));
0194ce8f 2997 if (receivedCmd[0] == MIFARE_CMD_INC) cardSTATE = MFEMUL_INTREG_INC;
2998 if (receivedCmd[0] == MIFARE_CMD_DEC) cardSTATE = MFEMUL_INTREG_DEC;
2999 if (receivedCmd[0] == MIFARE_CMD_RESTORE) cardSTATE = MFEMUL_INTREG_REST;
0014cb46 3000 cardWRBL = receivedCmd[1];
0014cb46
M
3001 break;
3002 }
0014cb46 3003 // transfer
0194ce8f 3004 if (receivedCmd[0] == MIFARE_CMD_TRANSFER) {
3005 if (MF_DBGLEVEL >= 4) Dbprintf("RECV 0x%02x transfer block %d (%02x)", receivedCmd[0], receivedCmd[1], receivedCmd[1]);
0014cb46
M
3006 if (emlSetValBl(cardINTREG, cardINTBLOCK, receivedCmd[1]))
3007 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
3008 else
3009 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_ACK));
0014cb46
M
3010 break;
3011 }
9ca155ba 3012 // halt
0194ce8f 3013 if (receivedCmd[0] == ISO14443A_CMD_HALT && receivedCmd[1] == 0x00) {
9ca155ba 3014 LED_B_OFF();
0a39986e 3015 LED_C_OFF();
0014cb46
M
3016 cardSTATE = MFEMUL_HALTED;
3017 if (MF_DBGLEVEL >= 4) Dbprintf("--> HALTED. Selected time: %d ms", GetTickCount() - selTimer);
6a1f2d82 3018 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
0a39986e 3019 break;
9ca155ba 3020 }
d2f487af 3021 // RATS
0194ce8f 3022 if (receivedCmd[0] == ISO14443A_CMD_RATS) {
8f51ddb0
M
3023 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
3024 break;
3025 }
d2f487af 3026 // command not allowed
3027 if (MF_DBGLEVEL >= 4) Dbprintf("Received command not allowed, nacking");
3028 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
51969283 3029 break;
8f51ddb0
M
3030 }
3031 case MFEMUL_WRITEBL2:{
495d7f13 3032 if (len == 18) {
8f51ddb0
M
3033 mf_crypto1_decrypt(pcs, receivedCmd, len);
3034 emlSetMem(receivedCmd, cardWRBL, 1);
3035 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_ACK));
3036 cardSTATE = MFEMUL_WORK;
51969283 3037 } else {
0014cb46 3038 cardSTATE_TO_IDLE();
6a1f2d82 3039 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
8f51ddb0 3040 }
8f51ddb0 3041 break;
50193c1e 3042 }
0014cb46
M
3043 case MFEMUL_INTREG_INC:{
3044 mf_crypto1_decrypt(pcs, receivedCmd, len);
3045 memcpy(&ans, receivedCmd, 4);
3046 if (emlGetValBl(&cardINTREG, &cardINTBLOCK, cardWRBL)) {
3047 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
3048 cardSTATE_TO_IDLE();
3049 break;
7bc95e2e 3050 }
6a1f2d82 3051 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
0014cb46
M
3052 cardINTREG = cardINTREG + ans;
3053 cardSTATE = MFEMUL_WORK;
3054 break;
3055 }
3056 case MFEMUL_INTREG_DEC:{
3057 mf_crypto1_decrypt(pcs, receivedCmd, len);
3058 memcpy(&ans, receivedCmd, 4);
3059 if (emlGetValBl(&cardINTREG, &cardINTBLOCK, cardWRBL)) {
3060 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
3061 cardSTATE_TO_IDLE();
3062 break;
3063 }
6a1f2d82 3064 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
0014cb46
M
3065 cardINTREG = cardINTREG - ans;
3066 cardSTATE = MFEMUL_WORK;
3067 break;
3068 }
3069 case MFEMUL_INTREG_REST:{
3070 mf_crypto1_decrypt(pcs, receivedCmd, len);
3071 memcpy(&ans, receivedCmd, 4);
3072 if (emlGetValBl(&cardINTREG, &cardINTBLOCK, cardWRBL)) {
3073 EmSend4bit(mf_crypto1_encrypt4bit(pcs, CARD_NACK_NA));
3074 cardSTATE_TO_IDLE();
3075 break;
3076 }
6a1f2d82 3077 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, TRUE);
0014cb46
M
3078 cardSTATE = MFEMUL_WORK;
3079 break;
3080 }
50193c1e 3081 }
50193c1e
M
3082 }
3083
810f5379 3084 // Interactive mode flag, means we need to send ACK
b6e05350 3085 /*
bf5d7992 3086 if((flags & FLAG_INTERACTIVE) == FLAG_INTERACTIVE && flags & FLAG_NR_AR_ATTACK == FLAG_NR_AR_ATTACK) {
f38cfd66 3087 // May just aswell send the collected ar_nr in the response aswell
bc939371 3088 uint8_t len = ar_nr_collected * 4 * 4;
c3c241f3 3089 cmd_send(CMD_ACK, CMD_SIMULATE_MIFARE_CARD, len, 0, &ar_nr_responses, len);
d2f487af 3090 }
bf5d7992 3091 */
b6e05350 3092
bc939371 3093 if( ((flags & FLAG_NR_AR_ATTACK) == FLAG_NR_AR_ATTACK ) && MF_DBGLEVEL >= 1 ) {
b6e05350
MF
3094 for ( uint8_t i = 0; i < ATTACK_KEY_COUNT; i++) {
3095 if (ar_nr_collected[i] == 2) {
3096 Dbprintf("Collected two pairs of AR/NR which can be used to extract %s from reader for sector %d:", (i<ATTACK_KEY_COUNT/2) ? "keyA" : "keyB", ar_nr_resp[i].sector);
3097 Dbprintf("../tools/mfkey/mfkey32 %08x %08x %08x %08x %08x %08x",
3098 ar_nr_resp[i].cuid, //UID
3099 ar_nr_resp[i].nonce, //NT
3100 ar_nr_resp[i].nr, //NR1
3101 ar_nr_resp[i].ar, //AR1
3102 ar_nr_resp[i].nr2, //NR2
3103 ar_nr_resp[i].ar2 //AR2
3104 );
3105 }
3106 }
3107 for ( uint8_t i = ATTACK_KEY_COUNT; i < ATTACK_KEY_COUNT*2; i++) {
3108 if (ar_nr_collected[i] == 2) {
3109 Dbprintf("Collected two pairs of AR/NR which can be used to extract %s from reader for sector %d:", (i<ATTACK_KEY_COUNT/2) ? "keyA" : "keyB", ar_nr_resp[i].sector);
3110 Dbprintf("../tools/mfkey/mfkey32v2 %08x %08x %08x %08x %08x %08x %08x",
3111 ar_nr_resp[i].cuid, //UID
3112 ar_nr_resp[i].nonce, //NT
3113 ar_nr_resp[i].nr, //NR1
3114 ar_nr_resp[i].ar, //AR1
3115 ar_nr_resp[i].nonce2,//NT2
3116 ar_nr_resp[i].nr2, //NR2
3117 ar_nr_resp[i].ar2 //AR2
3118 );
d2f487af 3119 }
3120 }
bf5d7992 3121 }
b6e05350 3122
bf5d7992 3123 if (MF_DBGLEVEL >= 1)
3124 Dbprintf("Emulator stopped. Tracing: %d trace length: %d ", tracing, BigBuf_get_traceLen());
5ee53a0e 3125
e99acd00 3126 cmd_send(CMD_ACK,1,0,0,0,0); FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
91c7a7cc 3127 LEDsoff();
5ee53a0e 3128 set_tracing(FALSE);
15c4dc5a 3129}
b62a5a84 3130
d2f487af 3131
b62a5a84
M
3132//-----------------------------------------------------------------------------
3133// MIFARE sniffer.
3134//
0194ce8f 3135// if no activity for 2sec, it sends the collected data to the client.
b62a5a84 3136//-----------------------------------------------------------------------------
bc939371 3137// "hf mf sniff"
5cd9ec01 3138void RAMFUNC SniffMifare(uint8_t param) {
bc939371 3139
b62a5a84 3140 LEDsoff();
810f5379 3141
aaa1a9a2 3142 // free eventually allocated BigBuf memory
3143 BigBuf_free(); BigBuf_Clear_ext(false);
3000dc4e
MHS
3144 clear_trace();
3145 set_tracing(TRUE);
b62a5a84 3146
b62a5a84 3147 // The command (reader -> tag) that we're receiving.
810f5379 3148 uint8_t receivedCmd[MAX_MIFARE_FRAME_SIZE] = {0x00};
495d7f13 3149 uint8_t receivedCmdPar[MAX_MIFARE_PARITY_SIZE] = {0x00};
810f5379 3150
b62a5a84 3151 // The response (tag -> reader) that we're receiving.
495d7f13 3152 uint8_t receivedResponse[MAX_MIFARE_FRAME_SIZE] = {0x00};
3153 uint8_t receivedResponsePar[MAX_MIFARE_PARITY_SIZE] = {0x00};
b62a5a84 3154
99cf19d9 3155 iso14443a_setup(FPGA_HF_ISO14443A_SNIFFER);
3156
f71f4deb 3157 // allocate the DMA buffer, used to stream samples from the FPGA
0194ce8f 3158 // [iceman] is this sniffed data unsigned?
f71f4deb 3159 uint8_t *dmaBuf = BigBuf_malloc(DMA_BUFFER_SIZE);
7bc95e2e 3160 uint8_t *data = dmaBuf;
3161 uint8_t previous_data = 0;
5cd9ec01
M
3162 int maxDataLen = 0;
3163 int dataLen = 0;
7bc95e2e 3164 bool ReaderIsActive = FALSE;
3165 bool TagIsActive = FALSE;
3166
b62a5a84 3167 // Set up the demodulator for tag -> reader responses.
6a1f2d82 3168 DemodInit(receivedResponse, receivedResponsePar);
b62a5a84
M
3169
3170 // Set up the demodulator for the reader -> tag commands
6a1f2d82 3171 UartInit(receivedCmd, receivedCmdPar);
b62a5a84 3172
57850d9d 3173 // Setup and start DMA.
3174 // set transfer address and number of bytes. Start transfer.
3175 if ( !FpgaSetupSscDma((uint8_t*) dmaBuf, DMA_BUFFER_SIZE) ){
3176 if (MF_DBGLEVEL > 1) Dbprintf("FpgaSetupSscDma failed. Exiting");
3177 return;
3178 }
b62a5a84 3179
b62a5a84 3180 LED_D_OFF();
0194ce8f 3181
39864b0b 3182 MfSniffInit();
b62a5a84 3183
b62a5a84 3184 // And now we loop, receiving samples.
0194ce8f 3185 for(uint32_t sniffCounter = 0;; ) {
91c7a7cc 3186
3187 LED_A_ON();
3188 WDT_HIT();
7bc95e2e 3189
5cd9ec01
M
3190 if(BUTTON_PRESS()) {
3191 DbpString("cancelled by button");
7bc95e2e 3192 break;
5cd9ec01 3193 }
91c7a7cc 3194
7bc95e2e 3195 if ((sniffCounter & 0x0000FFFF) == 0) { // from time to time
3196 // check if a transaction is completed (timeout after 2000ms).
3197 // if yes, stop the DMA transfer and send what we have so far to the client
3198 if (MfSniffSend(2000)) {
3199 // Reset everything - we missed some sniffed data anyway while the DMA was stopped
3200 sniffCounter = 0;
3201 data = dmaBuf;
3202 maxDataLen = 0;
3203 ReaderIsActive = FALSE;
3204 TagIsActive = FALSE;
57850d9d 3205 // Setup and start DMA. set transfer address and number of bytes. Start transfer.
3206 if ( !FpgaSetupSscDma((uint8_t*) dmaBuf, DMA_BUFFER_SIZE) ){
3207 if (MF_DBGLEVEL > 1) Dbprintf("FpgaSetupSscDma failed. Exiting");
3208 return;
3209 }
39864b0b 3210 }
39864b0b 3211 }
7bc95e2e 3212
3213 int register readBufDataP = data - dmaBuf; // number of bytes we have processed so far
3214 int register dmaBufDataP = DMA_BUFFER_SIZE - AT91C_BASE_PDC_SSC->PDC_RCR; // number of bytes already transferred
495d7f13 3215
3216 if (readBufDataP <= dmaBufDataP) // we are processing the same block of data which is currently being transferred
7bc95e2e 3217 dataLen = dmaBufDataP - readBufDataP; // number of bytes still to be processed
495d7f13 3218 else
7bc95e2e 3219 dataLen = DMA_BUFFER_SIZE - readBufDataP + dmaBufDataP; // number of bytes still to be processed
495d7f13 3220
5cd9ec01 3221 // test for length of buffer
7bc95e2e 3222 if(dataLen > maxDataLen) { // we are more behind than ever...
3223 maxDataLen = dataLen;
f71f4deb 3224 if(dataLen > (9 * DMA_BUFFER_SIZE / 10)) {
5cd9ec01 3225 Dbprintf("blew circular buffer! dataLen=0x%x", dataLen);
7bc95e2e 3226 break;
b62a5a84
M
3227 }
3228 }
5cd9ec01 3229 if(dataLen < 1) continue;
b62a5a84 3230
7bc95e2e 3231 // primary buffer was stopped ( <-- we lost data!
5cd9ec01
M
3232 if (!AT91C_BASE_PDC_SSC->PDC_RCR) {
3233 AT91C_BASE_PDC_SSC->PDC_RPR = (uint32_t) dmaBuf;
3234 AT91C_BASE_PDC_SSC->PDC_RCR = DMA_BUFFER_SIZE;
91c7a7cc 3235 Dbprintf("RxEmpty ERROR, data length:%d", dataLen); // temporary
5cd9ec01
M
3236 }
3237 // secondary buffer sets as primary, secondary buffer was stopped
3238 if (!AT91C_BASE_PDC_SSC->PDC_RNCR) {
3239 AT91C_BASE_PDC_SSC->PDC_RNPR = (uint32_t) dmaBuf;
b62a5a84
M
3240 AT91C_BASE_PDC_SSC->PDC_RNCR = DMA_BUFFER_SIZE;
3241 }
5cd9ec01
M
3242
3243 LED_A_OFF();
b62a5a84 3244
7bc95e2e 3245 if (sniffCounter & 0x01) {
b62a5a84 3246
495d7f13 3247 // no need to try decoding tag data if the reader is sending
3248 if(!TagIsActive) {
7bc95e2e 3249 uint8_t readerdata = (previous_data & 0xF0) | (*data >> 4);
3250 if(MillerDecoding(readerdata, (sniffCounter-1)*4)) {
3251 LED_C_INV();
495d7f13 3252
6a1f2d82 3253 if (MfSniffLogic(receivedCmd, Uart.len, Uart.parity, Uart.bitCount, TRUE)) break;
b62a5a84 3254
f8ada309 3255 UartInit(receivedCmd, receivedCmdPar);
7bc95e2e 3256 DemodReset();
3257 }
3258 ReaderIsActive = (Uart.state != STATE_UNSYNCD);
3259 }
3260
495d7f13 3261 // no need to try decoding tag data if the reader is sending
3262 if(!ReaderIsActive) {
7bc95e2e 3263 uint8_t tagdata = (previous_data << 4) | (*data & 0x0F);
3264 if(ManchesterDecoding(tagdata, 0, (sniffCounter-1)*4)) {
3265 LED_C_INV();
b62a5a84 3266
6a1f2d82 3267 if (MfSniffLogic(receivedResponse, Demod.len, Demod.parity, Demod.bitCount, FALSE)) break;
39864b0b 3268
7bc95e2e 3269 DemodReset();
0ec548dc 3270 UartInit(receivedCmd, receivedCmdPar);
7bc95e2e 3271 }
3272 TagIsActive = (Demod.state != DEMOD_UNSYNCD);
3273 }
b62a5a84
M
3274 }
3275
7bc95e2e 3276 previous_data = *data;
3277 sniffCounter++;
5cd9ec01 3278 data++;
495d7f13 3279
3280 if(data == dmaBuf + DMA_BUFFER_SIZE)
5cd9ec01 3281 data = dmaBuf;
7bc95e2e 3282
b62a5a84 3283 } // main cycle
bc939371 3284
3285 if (MF_DBGLEVEL >= 1) Dbprintf("maxDataLen=%x, Uart.state=%x, Uart.len=%x", maxDataLen, Uart.state, Uart.len);
3286
55acbb2a 3287 FpgaDisableSscDma();
39864b0b 3288 MfSniffEnd();
91c7a7cc 3289 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
3290 LEDsoff();
5ee53a0e 3291 set_tracing(FALSE);
3803d529 3292}
Impressum, Datenschutz