]> cvs.zerfleddert.de Git - proxmark3-svn/blame - armsrc/iso14443a.c
Fix gcc 10 link issues
[proxmark3-svn] / armsrc / iso14443a.c
CommitLineData
15c4dc5a 1//-----------------------------------------------------------------------------
b62a5a84 2// Merlok - June 2011, 2012
15c4dc5a 3// Gerhard de Koning Gans - May 2008
534983d7 4// Hagen Fritsch - June 2010
bd20f8f4 5//
6// This code is licensed to you under the terms of the GNU GPL, version 2 or,
7// at your option, any later version. See the LICENSE.txt file for the text of
8// the license.
15c4dc5a 9//-----------------------------------------------------------------------------
bd20f8f4 10// Routines to support ISO 14443 type A.
11//-----------------------------------------------------------------------------
12
de77d4ac 13#include "iso14443a.h"
14
b7d3e899 15#include <stdio.h>
16#include <string.h>
98a67bc9 17#include <inttypes.h>
18
e30c654b 19#include "proxmark3.h"
15c4dc5a 20#include "apps.h"
f7e3ed82 21#include "util.h"
867e10a5 22#include "usb_cdc.h"
15c4dc5a 23#include "iso14443crc.h"
33443e7c 24#include "crapto1/crapto1.h"
20f9a2a1 25#include "mifareutil.h"
de77d4ac 26#include "mifaresniff.h"
3000dc4e 27#include "BigBuf.h"
c872d8c1 28#include "protocols.h"
1f065e1d 29#include "parity.h"
fc52fbd4 30#include "fpgaloader.h"
1f065e1d 31
de77d4ac 32typedef struct {
33 enum {
34 DEMOD_UNSYNCD,
35 // DEMOD_HALF_SYNCD,
36 // DEMOD_MOD_FIRST_HALF,
37 // DEMOD_NOMOD_FIRST_HALF,
38 DEMOD_MANCHESTER_DATA
39 } state;
40 uint16_t twoBits;
41 uint16_t highCnt;
42 uint16_t bitCount;
43 uint16_t collisionPos;
44 uint16_t syncBit;
45 uint8_t parityBits;
46 uint8_t parityLen;
47 uint16_t shiftReg;
48 uint16_t samples;
49 uint16_t len;
50 uint32_t startTime, endTime;
51 uint8_t *output;
52 uint8_t *parity;
53} tDemod;
54
55typedef enum {
56 MOD_NOMOD = 0,
57 MOD_SECOND_HALF,
58 MOD_FIRST_HALF,
59 MOD_BOTH_HALVES
60 } Modulation_t;
61
62typedef struct {
63 enum {
64 STATE_UNSYNCD,
65 STATE_START_OF_COMMUNICATION,
66 STATE_MILLER_X,
67 STATE_MILLER_Y,
68 STATE_MILLER_Z,
69 // DROP_NONE,
70 // DROP_FIRST_HALF,
71 } state;
72 uint16_t shiftReg;
a8561e35 73 int16_t bitCount;
de77d4ac 74 uint16_t len;
75 uint16_t byteCntMax;
76 uint16_t posCnt;
77 uint16_t syncBit;
78 uint8_t parityBits;
79 uint8_t parityLen;
80 uint32_t fourBits;
81 uint32_t startTime, endTime;
a8561e35 82 uint8_t *output;
de77d4ac 83 uint8_t *parity;
84} tUart;
c872d8c1 85
534983d7 86static uint32_t iso14a_timeout;
db68bcdb 87#define MAX_ISO14A_TIMEOUT 524288
88
1e262141 89int rsamples = 0;
1e262141 90uint8_t trigger = 0;
b0127e65 91// the block number for the ISO14443-4 PCB
92static uint8_t iso14_pcb_blocknum = 0;
15c4dc5a 93
7bc95e2e 94//
95// ISO14443 timing:
96//
97// minimum time between the start bits of consecutive transfers from reader to tag: 7000 carrier (13.56Mhz) cycles
98#define REQUEST_GUARD_TIME (7000/16 + 1)
a8561e35 99// minimum time between last modulation of tag and next start bit from reader to tag: 1172 carrier cycles
100#define FRAME_DELAY_TIME_PICC_TO_PCD (1172/16 + 1)
de77d4ac 101// bool LastCommandWasRequest = false;
7bc95e2e 102
103//
104// Total delays including SSC-Transfers between ARM and FPGA. These are in carrier clock cycles (1/13,56MHz)
105//
d714d3ef 106// When the PM acts as reader and is receiving tag data, it takes
107// 3 ticks delay in the AD converter
108// 16 ticks until the modulation detector completes and sets curbit
109// 8 ticks until bit_to_arm is assigned from curbit
110// 8*16 ticks for the transfer from FPGA to ARM
7bc95e2e 111// 4*16 ticks until we measure the time
a8561e35 112// - 8*16 ticks because we measure the time of the previous transfer
113#define DELAY_AIR2ARM_AS_READER (3 + 16 + 8 + 8*16 + 4*16 - 8*16)
7bc95e2e 114
115// When the PM acts as a reader and is sending, it takes
116// 4*16 ticks until we can write data to the sending hold register
117// 8*16 ticks until the SHR is transferred to the Sending Shift Register
118// 8 ticks until the first transfer starts
119// 8 ticks later the FPGA samples the data
120// 1 tick to assign mod_sig_coil
121#define DELAY_ARM2AIR_AS_READER (4*16 + 8*16 + 8 + 8 + 1)
122
123// When the PM acts as tag and is receiving it takes
d714d3ef 124// 2 ticks delay in the RF part (for the first falling edge),
7bc95e2e 125// 3 ticks for the A/D conversion,
126// 8 ticks on average until the start of the SSC transfer,
127// 8 ticks until the SSC samples the first data
128// 7*16 ticks to complete the transfer from FPGA to ARM
129// 8 ticks until the next ssp_clk rising edge
a8561e35 130// 4*16 ticks until we measure the time
131// - 8*16 ticks because we measure the time of the previous transfer
d714d3ef 132#define DELAY_AIR2ARM_AS_TAG (2 + 3 + 8 + 8 + 7*16 + 8 + 4*16 - 8*16)
a8561e35 133
7bc95e2e 134// The FPGA will report its internal sending delay in
135uint16_t FpgaSendQueueDelay;
136// the 5 first bits are the number of bits buffered in mod_sig_buf
137// the last three bits are the remaining ticks/2 after the mod_sig_buf shift
138#define DELAY_FPGA_QUEUE (FpgaSendQueueDelay<<1)
139
140// When the PM acts as tag and is sending, it takes
6e49717b 141// 4*16 + 8 ticks until we can write data to the sending hold register
7bc95e2e 142// 8*16 ticks until the SHR is transferred to the Sending Shift Register
6e49717b 143// 8 ticks later the FPGA samples the first data
144// + 16 ticks until assigned to mod_sig
7bc95e2e 145// + 1 tick to assign mod_sig_coil
6e49717b 146// + a varying number of ticks in the FPGA Delay Queue (mod_sig_buf)
147#define DELAY_ARM2AIR_AS_TAG (4*16 + 8 + 8*16 + 8 + 16 + 1 + DELAY_FPGA_QUEUE)
7bc95e2e 148
149// When the PM acts as sniffer and is receiving tag data, it takes
150// 3 ticks A/D conversion
d714d3ef 151// 14 ticks to complete the modulation detection
152// 8 ticks (on average) until the result is stored in to_arm
7bc95e2e 153// + the delays in transferring data - which is the same for
154// sniffing reader and tag data and therefore not relevant
a8561e35 155#define DELAY_TAG_AIR2ARM_AS_SNIFFER (3 + 14 + 8)
156
d714d3ef 157// When the PM acts as sniffer and is receiving reader data, it takes
a8561e35 158// 2 ticks delay in analogue RF receiver (for the falling edge of the
d714d3ef 159// start bit, which marks the start of the communication)
7bc95e2e 160// 3 ticks A/D conversion
d714d3ef 161// 8 ticks on average until the data is stored in to_arm.
7bc95e2e 162// + the delays in transferring data - which is the same for
163// sniffing reader and tag data and therefore not relevant
a8561e35 164#define DELAY_READER_AIR2ARM_AS_SNIFFER (2 + 3 + 8)
7bc95e2e 165
166//variables used for timing purposes:
167//these are in ssp_clk cycles:
6a1f2d82 168static uint32_t NextTransferTime;
169static uint32_t LastTimeProxToAirStart;
170static uint32_t LastProxToAirDuration;
7bc95e2e 171
172
173
8f51ddb0 174// CARD TO READER - manchester
72934aa3 175// Sequence D: 11110000 modulation with subcarrier during first half
176// Sequence E: 00001111 modulation with subcarrier during second half
177// Sequence F: 00000000 no modulation with subcarrier
8f51ddb0 178// READER TO CARD - miller
72934aa3 179// Sequence X: 00001100 drop after half a period
180// Sequence Y: 00000000 no drop
181// Sequence Z: 11000000 drop at start
a8561e35 182#define SEC_D 0xf0
183#define SEC_E 0x0f
184#define SEC_F 0x00
185#define SEC_X 0x0c
186#define SEC_Y 0x00
187#define SEC_Z 0xc0
15c4dc5a 188
902cb3c0 189void iso14a_set_trigger(bool enable) {
534983d7 190 trigger = enable;
191}
192
d19929cb 193
bb04ef21 194void iso14a_set_timeout(uint32_t timeout) {
fa85b085 195 // adjust timeout by FPGA delays and 2 additional ssp_frames to detect SOF
196 iso14a_timeout = timeout + (DELAY_AIR2ARM_AS_READER + DELAY_ARM2AIR_AS_READER)/(16*8) + 2;
98a67bc9 197 if (MF_DBGLEVEL >= 3) Dbprintf("ISO14443A Timeout set to %" PRIu32 " (%dms)", timeout, timeout / 106);
b0127e65 198}
8556b852 199
19a700a8 200
47b78133 201uint32_t iso14a_get_timeout(void) {
fa85b085 202 return iso14a_timeout - (DELAY_AIR2ARM_AS_READER + DELAY_ARM2AIR_AS_READER)/(16*8) - 2;
19a700a8 203}
204
15c4dc5a 205//-----------------------------------------------------------------------------
206// Generate the parity value for a byte sequence
e30c654b 207//
15c4dc5a 208//-----------------------------------------------------------------------------
6a1f2d82 209void GetParity(const uint8_t *pbtCmd, uint16_t iLen, uint8_t *par)
15c4dc5a 210{
6a1f2d82 211 uint16_t paritybit_cnt = 0;
212 uint16_t paritybyte_cnt = 0;
213 uint8_t parityBits = 0;
214
215 for (uint16_t i = 0; i < iLen; i++) {
216 // Generate the parity bits
1f065e1d 217 parityBits |= ((oddparity8(pbtCmd[i])) << (7-paritybit_cnt));
6a1f2d82 218 if (paritybit_cnt == 7) {
a8561e35 219 par[paritybyte_cnt] = parityBits; // save 8 Bits parity
220 parityBits = 0; // and advance to next Parity Byte
6a1f2d82 221 paritybyte_cnt++;
222 paritybit_cnt = 0;
223 } else {
224 paritybit_cnt++;
225 }
5f6d6c90 226 }
6a1f2d82 227
228 // save remaining parity bits
229 par[paritybyte_cnt] = parityBits;
a8561e35 230
15c4dc5a 231}
232
534983d7 233void AppendCrc14443a(uint8_t* data, int len)
15c4dc5a 234{
5f6d6c90 235 ComputeCrc14443(CRC_14443_A,data,len,data+len,data+len+1);
15c4dc5a 236}
237
6e49717b 238static void AppendCrc14443b(uint8_t* data, int len)
48ece4a7 239{
240 ComputeCrc14443(CRC_14443_B,data,len,data+len,data+len+1);
241}
242
243
7bc95e2e 244//=============================================================================
245// ISO 14443 Type A - Miller decoder
246//=============================================================================
247// Basics:
248// This decoder is used when the PM3 acts as a tag.
a8561e35 249// The reader will generate "pauses" by temporarily switching of the field.
250// At the PM3 antenna we will therefore measure a modulated antenna voltage.
7bc95e2e 251// The FPGA does a comparison with a threshold and would deliver e.g.:
252// ........ 1 1 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 .......
253// The Miller decoder needs to identify the following sequences:
a8561e35 254// 2 (or 3) ticks pause followed by 6 (or 5) ticks unmodulated: pause at beginning - Sequence Z ("start of communication" or a "0")
255// 8 ticks without a modulation: no pause - Sequence Y (a "0" or "end of communication" or "no information")
256// 4 ticks unmodulated followed by 2 (or 3) ticks pause: pause in second half - Sequence X (a "1")
7bc95e2e 257// Note 1: the bitstream may start at any time. We therefore need to sync.
258// Note 2: the interpretation of Sequence Y and Z depends on the preceding sequence.
15c4dc5a 259//-----------------------------------------------------------------------------
b62a5a84 260static tUart Uart;
15c4dc5a 261
d7aa3739 262// Lookup-Table to decide if 4 raw bits are a modulation.
05ddb52c 263// We accept the following:
264// 0001 - a 3 tick wide pause
265// 0011 - a 2 tick wide pause, or a three tick wide pause shifted left
266// 0111 - a 2 tick wide pause shifted left
267// 1001 - a 2 tick wide pause shifted right
d7aa3739 268const bool Mod_Miller_LUT[] = {
de77d4ac 269 false, true, false, true, false, false, false, true,
270 false, true, false, false, false, false, false, false
d7aa3739 271};
05ddb52c 272#define IsMillerModulationNibble1(b) (Mod_Miller_LUT[(b & 0x000000F0) >> 4])
273#define IsMillerModulationNibble2(b) (Mod_Miller_LUT[(b & 0x0000000F)])
d7aa3739 274
a749b1e5 275static void UartReset() {
7bc95e2e 276 Uart.state = STATE_UNSYNCD;
277 Uart.bitCount = 0;
a8561e35 278 Uart.len = 0; // number of decoded data bytes
279 Uart.parityLen = 0; // number of decoded parity bytes
280 Uart.shiftReg = 0; // shiftreg to hold decoded data bits
281 Uart.parityBits = 0; // holds 8 parity bits
7bc95e2e 282}
15c4dc5a 283
a749b1e5 284static void UartInit(uint8_t *data, uint8_t *parity) {
6a1f2d82 285 Uart.output = data;
286 Uart.parity = parity;
a8561e35 287 Uart.fourBits = 0x00000000; // clear the buffer for 4 Bits
288 Uart.startTime = 0;
289 Uart.endTime = 0;
6a1f2d82 290 UartReset();
291}
d714d3ef 292
7bc95e2e 293// use parameter non_real_time to provide a timestamp. Set to 0 if the decoder should measure real time
a749b1e5 294static RAMFUNC bool MillerDecoding(uint8_t bit, uint32_t non_real_time) {
15c4dc5a 295
ef00343c 296 Uart.fourBits = (Uart.fourBits << 8) | bit;
a8561e35 297
298 if (Uart.state == STATE_UNSYNCD) { // not yet synced
299
300 Uart.syncBit = 9999; // not set
05ddb52c 301 // The start bit is one ore more Sequence Y followed by a Sequence Z (... 11111111 00x11111). We need to distinguish from
302 // Sequence X followed by Sequence Y followed by Sequence Z (111100x1 11111111 00x11111)
a8561e35 303 // we therefore look for a ...xx11111111111100x11111xxxxxx... pattern
05ddb52c 304 // (12 '1's followed by 2 '0's, eventually followed by another '0', followed by 5 '1's)
a8561e35 305 #define ISO14443A_STARTBIT_MASK 0x07FFEF80 // mask is 00000111 11111111 11101111 10000000
306 #define ISO14443A_STARTBIT_PATTERN 0x07FF8F80 // pattern is 00000111 11111111 10001111 10000000
307 if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 0)) == ISO14443A_STARTBIT_PATTERN >> 0) Uart.syncBit = 7;
05ddb52c 308 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 1)) == ISO14443A_STARTBIT_PATTERN >> 1) Uart.syncBit = 6;
309 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 2)) == ISO14443A_STARTBIT_PATTERN >> 2) Uart.syncBit = 5;
310 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 3)) == ISO14443A_STARTBIT_PATTERN >> 3) Uart.syncBit = 4;
311 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 4)) == ISO14443A_STARTBIT_PATTERN >> 4) Uart.syncBit = 3;
312 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 5)) == ISO14443A_STARTBIT_PATTERN >> 5) Uart.syncBit = 2;
313 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 6)) == ISO14443A_STARTBIT_PATTERN >> 6) Uart.syncBit = 1;
314 else if ((Uart.fourBits & (ISO14443A_STARTBIT_MASK >> 7)) == ISO14443A_STARTBIT_PATTERN >> 7) Uart.syncBit = 0;
315
a8561e35 316 if (Uart.syncBit != 9999) { // found a sync bit
ef00343c 317 Uart.startTime = non_real_time?non_real_time:(GetCountSspClk() & 0xfffffff8);
318 Uart.startTime -= Uart.syncBit;
319 Uart.endTime = Uart.startTime;
320 Uart.state = STATE_START_OF_COMMUNICATION;
1523527f 321 LED_B_ON();
7bc95e2e 322 }
15c4dc5a 323
7bc95e2e 324 } else {
15c4dc5a 325
a8561e35 326 if (IsMillerModulationNibble1(Uart.fourBits >> Uart.syncBit)) {
327 if (IsMillerModulationNibble2(Uart.fourBits >> Uart.syncBit)) { // Modulation in both halves - error
1523527f 328 LED_B_OFF();
d7aa3739 329 UartReset();
a8561e35 330 } else { // Modulation in first half = Sequence Z = logic "0"
331 if (Uart.state == STATE_MILLER_X) { // error - must not follow after X
1523527f 332 LED_B_OFF();
7bc95e2e 333 UartReset();
7bc95e2e 334 } else {
335 Uart.bitCount++;
a8561e35 336 Uart.shiftReg = (Uart.shiftReg >> 1); // add a 0 to the shiftreg
7bc95e2e 337 Uart.state = STATE_MILLER_Z;
338 Uart.endTime = Uart.startTime + 8*(9*Uart.len + Uart.bitCount + 1) - 6;
a8561e35 339 if(Uart.bitCount >= 9) { // if we decoded a full byte (including parity)
7bc95e2e 340 Uart.output[Uart.len++] = (Uart.shiftReg & 0xff);
a8561e35 341 Uart.parityBits <<= 1; // make room for the parity bit
342 Uart.parityBits |= ((Uart.shiftReg >> 8) & 0x01); // store parity bit
7bc95e2e 343 Uart.bitCount = 0;
344 Uart.shiftReg = 0;
a8561e35 345 if((Uart.len&0x0007) == 0) { // every 8 data bytes
346 Uart.parity[Uart.parityLen++] = Uart.parityBits; // store 8 parity bits
6a1f2d82 347 Uart.parityBits = 0;
348 }
15c4dc5a 349 }
7bc95e2e 350 }
d7aa3739 351 }
352 } else {
a8561e35 353 if (IsMillerModulationNibble2(Uart.fourBits >> Uart.syncBit)) { // Modulation second half = Sequence X = logic "1"
7bc95e2e 354 Uart.bitCount++;
a8561e35 355 Uart.shiftReg = (Uart.shiftReg >> 1) | 0x100; // add a 1 to the shiftreg
7bc95e2e 356 Uart.state = STATE_MILLER_X;
357 Uart.endTime = Uart.startTime + 8*(9*Uart.len + Uart.bitCount + 1) - 2;
a8561e35 358 if(Uart.bitCount >= 9) { // if we decoded a full byte (including parity)
7bc95e2e 359 Uart.output[Uart.len++] = (Uart.shiftReg & 0xff);
a8561e35 360 Uart.parityBits <<= 1; // make room for the new parity bit
361 Uart.parityBits |= ((Uart.shiftReg >> 8) & 0x01); // store parity bit
7bc95e2e 362 Uart.bitCount = 0;
363 Uart.shiftReg = 0;
a8561e35 364 if ((Uart.len&0x0007) == 0) { // every 8 data bytes
365 Uart.parity[Uart.parityLen++] = Uart.parityBits; // store 8 parity bits
6a1f2d82 366 Uart.parityBits = 0;
367 }
7bc95e2e 368 }
a8561e35 369 } else { // no modulation in both halves - Sequence Y
370 if (Uart.state == STATE_MILLER_Z || Uart.state == STATE_MILLER_Y) { // Y after logic "0" - End of Communication
1523527f 371 LED_B_OFF();
15c4dc5a 372 Uart.state = STATE_UNSYNCD;
a8561e35 373 Uart.bitCount--; // last "0" was part of EOC sequence
374 Uart.shiftReg <<= 1; // drop it
375 if(Uart.bitCount > 0) { // if we decoded some bits
376 Uart.shiftReg >>= (9 - Uart.bitCount); // right align them
377 Uart.output[Uart.len++] = (Uart.shiftReg & 0xff); // add last byte to the output
378 Uart.parityBits <<= 1; // add a (void) parity bit
379 Uart.parityBits <<= (8 - (Uart.len&0x0007)); // left align parity bits
380 Uart.parity[Uart.parityLen++] = Uart.parityBits; // and store it
de77d4ac 381 return true;
a8561e35 382 } else if (Uart.len & 0x0007) { // there are some parity bits to store
383 Uart.parityBits <<= (8 - (Uart.len&0x0007)); // left align remaining parity bits
384 Uart.parity[Uart.parityLen++] = Uart.parityBits; // and store them
52bfb955 385 }
386 if (Uart.len) {
a8561e35 387 return true; // we are finished with decoding the raw data sequence
52bfb955 388 } else {
a8561e35 389 UartReset(); // Nothing received - start over
7bc95e2e 390 }
15c4dc5a 391 }
a8561e35 392 if (Uart.state == STATE_START_OF_COMMUNICATION) { // error - must not follow directly after SOC
1523527f 393 LED_B_OFF();
7bc95e2e 394 UartReset();
a8561e35 395 } else { // a logic "0"
7bc95e2e 396 Uart.bitCount++;
a8561e35 397 Uart.shiftReg = (Uart.shiftReg >> 1); // add a 0 to the shiftreg
7bc95e2e 398 Uart.state = STATE_MILLER_Y;
a8561e35 399 if(Uart.bitCount >= 9) { // if we decoded a full byte (including parity)
7bc95e2e 400 Uart.output[Uart.len++] = (Uart.shiftReg & 0xff);
a8561e35 401 Uart.parityBits <<= 1; // make room for the parity bit
402 Uart.parityBits |= ((Uart.shiftReg >> 8) & 0x01); // store parity bit
7bc95e2e 403 Uart.bitCount = 0;
404 Uart.shiftReg = 0;
a8561e35 405 if ((Uart.len&0x0007) == 0) { // every 8 data bytes
406 Uart.parity[Uart.parityLen++] = Uart.parityBits; // store 8 parity bits
6a1f2d82 407 Uart.parityBits = 0;
408 }
15c4dc5a 409 }
410 }
d7aa3739 411 }
15c4dc5a 412 }
15c4dc5a 413
a8561e35 414 }
415
416 return false; // not finished yet, need more data
15c4dc5a 417}
418
7bc95e2e 419
420
15c4dc5a 421//=============================================================================
e691fc45 422// ISO 14443 Type A - Manchester decoder
15c4dc5a 423//=============================================================================
e691fc45 424// Basics:
7bc95e2e 425// This decoder is used when the PM3 acts as a reader.
e691fc45 426// The tag will modulate the reader field by asserting different loads to it. As a consequence, the voltage
427// at the reader antenna will be modulated as well. The FPGA detects the modulation for us and would deliver e.g. the following:
428// ........ 0 0 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 .......
429// The Manchester decoder needs to identify the following sequences:
a8561e35 430// 4 ticks modulated followed by 4 ticks unmodulated: Sequence D = 1 (also used as "start of communication")
431// 4 ticks unmodulated followed by 4 ticks modulated: Sequence E = 0
432// 8 ticks unmodulated: Sequence F = end of communication
433// 8 ticks modulated: A collision. Save the collision position and treat as Sequence D
7bc95e2e 434// Note 1: the bitstream may start at any time. We therefore need to sync.
e691fc45 435// Note 2: parameter offset is used to determine the position of the parity bits (required for the anticollision command only)
b62a5a84 436static tDemod Demod;
15c4dc5a 437
d7aa3739 438// Lookup-Table to decide if 4 raw bits are a modulation.
d714d3ef 439// We accept three or four "1" in any position
7bc95e2e 440const bool Mod_Manchester_LUT[] = {
de77d4ac 441 false, false, false, false, false, false, false, true,
442 false, false, false, true, false, true, true, true
7bc95e2e 443};
444
445#define IsManchesterModulationNibble1(b) (Mod_Manchester_LUT[(b & 0x00F0) >> 4])
446#define IsManchesterModulationNibble2(b) (Mod_Manchester_LUT[(b & 0x000F)])
15c4dc5a 447
2f2d9fc5 448
a749b1e5 449static void DemodReset() {
7bc95e2e 450 Demod.state = DEMOD_UNSYNCD;
a8561e35 451 Demod.len = 0; // number of decoded data bytes
6a1f2d82 452 Demod.parityLen = 0;
a8561e35 453 Demod.shiftReg = 0; // shiftreg to hold decoded data bits
454 Demod.parityBits = 0; //
455 Demod.collisionPos = 0; // Position of collision bit
456 Demod.twoBits = 0xffff; // buffer for 2 Bits
7bc95e2e 457 Demod.highCnt = 0;
458 Demod.startTime = 0;
459 Demod.endTime = 0;
e691fc45 460}
15c4dc5a 461
a749b1e5 462static void DemodInit(uint8_t *data, uint8_t *parity) {
6a1f2d82 463 Demod.output = data;
464 Demod.parity = parity;
465 DemodReset();
466}
467
7bc95e2e 468// use parameter non_real_time to provide a timestamp. Set to 0 if the decoder should measure real time
a749b1e5 469static RAMFUNC int ManchesterDecoding(uint8_t bit, uint16_t offset, uint32_t non_real_time) {
7bc95e2e 470
471 Demod.twoBits = (Demod.twoBits << 8) | bit;
a8561e35 472
7bc95e2e 473 if (Demod.state == DEMOD_UNSYNCD) {
474
a8561e35 475 if (Demod.highCnt < 2) { // wait for a stable unmodulated signal
7bc95e2e 476 if (Demod.twoBits == 0x0000) {
477 Demod.highCnt++;
478 } else {
479 Demod.highCnt = 0;
480 }
481 } else {
a8561e35 482 Demod.syncBit = 0xFFFF; // not set
483 if ((Demod.twoBits & 0x7700) == 0x7000) Demod.syncBit = 7;
7bc95e2e 484 else if ((Demod.twoBits & 0x3B80) == 0x3800) Demod.syncBit = 6;
485 else if ((Demod.twoBits & 0x1DC0) == 0x1C00) Demod.syncBit = 5;
486 else if ((Demod.twoBits & 0x0EE0) == 0x0E00) Demod.syncBit = 4;
487 else if ((Demod.twoBits & 0x0770) == 0x0700) Demod.syncBit = 3;
488 else if ((Demod.twoBits & 0x03B8) == 0x0380) Demod.syncBit = 2;
489 else if ((Demod.twoBits & 0x01DC) == 0x01C0) Demod.syncBit = 1;
490 else if ((Demod.twoBits & 0x00EE) == 0x00E0) Demod.syncBit = 0;
d7aa3739 491 if (Demod.syncBit != 0xFFFF) {
7bc95e2e 492 Demod.startTime = non_real_time?non_real_time:(GetCountSspClk() & 0xfffffff8);
493 Demod.startTime -= Demod.syncBit;
a8561e35 494 Demod.bitCount = offset; // number of decoded data bits
e691fc45 495 Demod.state = DEMOD_MANCHESTER_DATA;
1523527f 496 LED_C_ON();
2f2d9fc5 497 }
7bc95e2e 498 }
15c4dc5a 499
7bc95e2e 500 } else {
15c4dc5a 501
a8561e35 502 if (IsManchesterModulationNibble1(Demod.twoBits >> Demod.syncBit)) { // modulation in first half
503 if (IsManchesterModulationNibble2(Demod.twoBits >> Demod.syncBit)) { // ... and in second half = collision
e691fc45 504 if (!Demod.collisionPos) {
505 Demod.collisionPos = (Demod.len << 3) + Demod.bitCount;
506 }
a8561e35 507 } // modulation in first half only - Sequence D = 1
7bc95e2e 508 Demod.bitCount++;
a8561e35 509 Demod.shiftReg = (Demod.shiftReg >> 1) | 0x100; // in both cases, add a 1 to the shiftreg
510 if(Demod.bitCount == 9) { // if we decoded a full byte (including parity)
e691fc45 511 Demod.output[Demod.len++] = (Demod.shiftReg & 0xff);
a8561e35 512 Demod.parityBits <<= 1; // make room for the parity bit
513 Demod.parityBits |= ((Demod.shiftReg >> 8) & 0x01); // store parity bit
e691fc45 514 Demod.bitCount = 0;
515 Demod.shiftReg = 0;
a8561e35 516 if((Demod.len&0x0007) == 0) { // every 8 data bytes
517 Demod.parity[Demod.parityLen++] = Demod.parityBits; // store 8 parity bits
6a1f2d82 518 Demod.parityBits = 0;
519 }
15c4dc5a 520 }
7bc95e2e 521 Demod.endTime = Demod.startTime + 8*(9*Demod.len + Demod.bitCount + 1) - 4;
a8561e35 522 } else { // no modulation in first half
523 if (IsManchesterModulationNibble2(Demod.twoBits >> Demod.syncBit)) { // and modulation in second half = Sequence E = 0
e691fc45 524 Demod.bitCount++;
a8561e35 525 Demod.shiftReg = (Demod.shiftReg >> 1); // add a 0 to the shiftreg
526 if(Demod.bitCount >= 9) { // if we decoded a full byte (including parity)
e691fc45 527 Demod.output[Demod.len++] = (Demod.shiftReg & 0xff);
a8561e35 528 Demod.parityBits <<= 1; // make room for the new parity bit
e691fc45 529 Demod.parityBits |= ((Demod.shiftReg >> 8) & 0x01); // store parity bit
530 Demod.bitCount = 0;
531 Demod.shiftReg = 0;
a8561e35 532 if ((Demod.len&0x0007) == 0) { // every 8 data bytes
533 Demod.parity[Demod.parityLen++] = Demod.parityBits; // store 8 parity bits1
6a1f2d82 534 Demod.parityBits = 0;
535 }
15c4dc5a 536 }
7bc95e2e 537 Demod.endTime = Demod.startTime + 8*(9*Demod.len + Demod.bitCount + 1);
a8561e35 538 } else { // no modulation in both halves - End of communication
1523527f 539 LED_C_OFF();
a8561e35 540 if(Demod.bitCount > 0) { // there are some remaining data bits
541 Demod.shiftReg >>= (9 - Demod.bitCount); // right align the decoded bits
542 Demod.output[Demod.len++] = Demod.shiftReg & 0xff; // and add them to the output
543 Demod.parityBits <<= 1; // add a (void) parity bit
544 Demod.parityBits <<= (8 - (Demod.len&0x0007)); // left align remaining parity bits
545 Demod.parity[Demod.parityLen++] = Demod.parityBits; // and store them
de77d4ac 546 return true;
a8561e35 547 } else if (Demod.len & 0x0007) { // there are some parity bits to store
548 Demod.parityBits <<= (8 - (Demod.len&0x0007)); // left align remaining parity bits
549 Demod.parity[Demod.parityLen++] = Demod.parityBits; // and store them
52bfb955 550 }
551 if (Demod.len) {
a8561e35 552 return true; // we are finished with decoding the raw data sequence
553 } else { // nothing received. Start over
d7aa3739 554 DemodReset();
e691fc45 555 }
15c4dc5a 556 }
7bc95e2e 557 }
15c4dc5a 558
a8561e35 559 }
560
561 return false; // not finished yet, need more data
15c4dc5a 562}
563
564//=============================================================================
565// Finally, a `sniffer' for ISO 14443 Type A
566// Both sides of communication!
567//=============================================================================
568
569//-----------------------------------------------------------------------------
570// Record the sequence of commands sent by the reader to the tag, with
571// triggering so that we start recording at the point that the tag is moved
572// near the reader.
573//-----------------------------------------------------------------------------
5cd9ec01
M
574void RAMFUNC SnoopIso14443a(uint8_t param) {
575 // param:
576 // bit 0 - trigger from first card answer
577 // bit 1 - trigger from first reader 7-bit request
a8561e35 578
5cd9ec01 579 LEDsoff();
1523527f 580 LED_A_ON();
5cd9ec01 581
09ffd16e 582 iso14443a_setup(FPGA_HF_ISO14443A_SNIFFER);
583
f71f4deb 584 // Allocate memory from BigBuf for some buffers
585 // free all previous allocations first
586 BigBuf_free();
587
5cd9ec01 588 // The command (reader -> tag) that we're receiving.
f71f4deb 589 uint8_t *receivedCmd = BigBuf_malloc(MAX_FRAME_SIZE);
590 uint8_t *receivedCmdPar = BigBuf_malloc(MAX_PARITY_SIZE);
a8561e35 591
5cd9ec01 592 // The response (tag -> reader) that we're receiving.
f71f4deb 593 uint8_t *receivedResponse = BigBuf_malloc(MAX_FRAME_SIZE);
594 uint8_t *receivedResponsePar = BigBuf_malloc(MAX_PARITY_SIZE);
a8561e35 595
5cd9ec01 596 // The DMA buffer, used to stream samples from the FPGA
f71f4deb 597 uint8_t *dmaBuf = BigBuf_malloc(DMA_BUFFER_SIZE);
598
599 // init trace buffer
3000dc4e 600 clear_trace();
de77d4ac 601 set_tracing(true);
f71f4deb 602
7bc95e2e 603 uint8_t *data = dmaBuf;
604 uint8_t previous_data = 0;
5cd9ec01
M
605 int maxDataLen = 0;
606 int dataLen = 0;
de77d4ac 607 bool TagIsActive = false;
608 bool ReaderIsActive = false;
a8561e35 609
5cd9ec01 610 // Set up the demodulator for tag -> reader responses.
6a1f2d82 611 DemodInit(receivedResponse, receivedResponsePar);
a8561e35 612
5cd9ec01 613 // Set up the demodulator for the reader -> tag commands
6a1f2d82 614 UartInit(receivedCmd, receivedCmdPar);
a8561e35 615
7bc95e2e 616 // Setup and start DMA.
5cd9ec01 617 FpgaSetupSscDma((uint8_t *)dmaBuf, DMA_BUFFER_SIZE);
a8561e35 618
09ffd16e 619 // We won't start recording the frames that we acquire until we trigger;
620 // a good trigger condition to get started is probably when we see a
621 // response from the tag.
de77d4ac 622 // triggered == false -- to wait first for card
a8561e35 623 bool triggered = !(param & 0x03);
624
5cd9ec01 625 // And now we loop, receiving samples.
a8561e35 626 for (uint32_t rsamples = 0; true; ) {
7bc95e2e 627
a8561e35 628 if (BUTTON_PRESS()) {
5cd9ec01 629 DbpString("cancelled by button");
7bc95e2e 630 break;
5cd9ec01 631 }
15c4dc5a 632
5cd9ec01 633 WDT_HIT();
15c4dc5a 634
5cd9ec01
M
635 int register readBufDataP = data - dmaBuf;
636 int register dmaBufDataP = DMA_BUFFER_SIZE - AT91C_BASE_PDC_SSC->PDC_RCR;
637 if (readBufDataP <= dmaBufDataP){
638 dataLen = dmaBufDataP - readBufDataP;
639 } else {
7bc95e2e 640 dataLen = DMA_BUFFER_SIZE - readBufDataP + dmaBufDataP;
5cd9ec01
M
641 }
642 // test for length of buffer
643 if(dataLen > maxDataLen) {
644 maxDataLen = dataLen;
f71f4deb 645 if(dataLen > (9 * DMA_BUFFER_SIZE / 10)) {
7bc95e2e 646 Dbprintf("blew circular buffer! dataLen=%d", dataLen);
647 break;
5cd9ec01
M
648 }
649 }
650 if(dataLen < 1) continue;
651
652 // primary buffer was stopped( <-- we lost data!
653 if (!AT91C_BASE_PDC_SSC->PDC_RCR) {
654 AT91C_BASE_PDC_SSC->PDC_RPR = (uint32_t) dmaBuf;
655 AT91C_BASE_PDC_SSC->PDC_RCR = DMA_BUFFER_SIZE;
7bc95e2e 656 Dbprintf("RxEmpty ERROR!!! data length:%d", dataLen); // temporary
5cd9ec01
M
657 }
658 // secondary buffer sets as primary, secondary buffer was stopped
659 if (!AT91C_BASE_PDC_SSC->PDC_RNCR) {
660 AT91C_BASE_PDC_SSC->PDC_RNPR = (uint32_t) dmaBuf;
661 AT91C_BASE_PDC_SSC->PDC_RNCR = DMA_BUFFER_SIZE;
662 }
663
a8561e35 664 if (rsamples & 0x01) { // Need two samples to feed Miller and Manchester-Decoder
3be2a5ae 665
a8561e35 666 if(!TagIsActive) { // no need to try decoding reader data if the tag is sending
7bc95e2e 667 uint8_t readerdata = (previous_data & 0xF0) | (*data >> 4);
668 if (MillerDecoding(readerdata, (rsamples-1)*4)) {
7bc95e2e 669 // check - if there is a short 7bit request from reader
1523527f 670 if ((!triggered) && (param & 0x02) && (Uart.len == 1) && (Uart.bitCount == 7)) {
671 triggered = true;
672 }
7bc95e2e 673 if(triggered) {
a8561e35 674 if (!LogTrace(receivedCmd,
675 Uart.len,
6a1f2d82 676 Uart.startTime*16 - DELAY_READER_AIR2ARM_AS_SNIFFER,
677 Uart.endTime*16 - DELAY_READER_AIR2ARM_AS_SNIFFER,
a8561e35 678 Uart.parity,
de77d4ac 679 true)) break;
7bc95e2e 680 }
681 /* And ready to receive another command. */
48ece4a7 682 UartReset();
7bc95e2e 683 /* And also reset the demod code, which might have been */
684 /* false-triggered by the commands from the reader. */
685 DemodReset();
7bc95e2e 686 }
687 ReaderIsActive = (Uart.state != STATE_UNSYNCD);
5cd9ec01 688 }
3be2a5ae 689
a8561e35 690 if (!ReaderIsActive) { // no need to try decoding tag data if the reader is sending - and we cannot afford the time
7bc95e2e 691 uint8_t tagdata = (previous_data << 4) | (*data & 0x0F);
1523527f 692 if (ManchesterDecoding(tagdata, 0, (rsamples-1)*4)) {
a8561e35 693 if (!LogTrace(receivedResponse,
694 Demod.len,
695 Demod.startTime*16 - DELAY_TAG_AIR2ARM_AS_SNIFFER,
6a1f2d82 696 Demod.endTime*16 - DELAY_TAG_AIR2ARM_AS_SNIFFER,
697 Demod.parity,
de77d4ac 698 false)) break;
de77d4ac 699 if ((!triggered) && (param & 0x01)) triggered = true;
7bc95e2e 700 // And ready to receive another response.
701 DemodReset();
48ece4a7 702 // And reset the Miller decoder including itS (now outdated) input buffer
703 UartInit(receivedCmd, receivedCmdPar);
a8561e35 704 }
7bc95e2e 705 TagIsActive = (Demod.state != DEMOD_UNSYNCD);
706 }
5cd9ec01
M
707 }
708
7bc95e2e 709 previous_data = *data;
710 rsamples++;
5cd9ec01 711 data++;
d714d3ef 712 if(data == dmaBuf + DMA_BUFFER_SIZE) {
5cd9ec01
M
713 data = dmaBuf;
714 }
715 } // main cycle
716
7bc95e2e 717 FpgaDisableSscDma();
1523527f 718 LEDsoff();
719
720 DbpString("COMMAND FINISHED");
7bc95e2e 721 Dbprintf("maxDataLen=%d, Uart.state=%x, Uart.len=%d", maxDataLen, Uart.state, Uart.len);
3000dc4e 722 Dbprintf("traceLen=%d, Uart.output[0]=%08x", BigBuf_get_traceLen(), (uint32_t)Uart.output[0]);
15c4dc5a 723}
724
15c4dc5a 725//-----------------------------------------------------------------------------
726// Prepare tag messages
727//-----------------------------------------------------------------------------
a749b1e5 728static void CodeIso14443aAsTagPar(const uint8_t *cmd, uint16_t len, uint8_t *parity) {
8f51ddb0 729 ToSendReset();
15c4dc5a 730
731 // Correction bit, might be removed when not needed
732 ToSendStuffBit(0);
733 ToSendStuffBit(0);
734 ToSendStuffBit(0);
735 ToSendStuffBit(0);
736 ToSendStuffBit(1); // 1
737 ToSendStuffBit(0);
738 ToSendStuffBit(0);
739 ToSendStuffBit(0);
a8561e35 740
15c4dc5a 741 // Send startbit
72934aa3 742 ToSend[++ToSendMax] = SEC_D;
7bc95e2e 743 LastProxToAirDuration = 8 * ToSendMax - 4;
15c4dc5a 744
a8561e35 745 for (uint16_t i = 0; i < len; i++) {
8f51ddb0 746 uint8_t b = cmd[i];
15c4dc5a 747
748 // Data bits
a8561e35 749 for (uint16_t j = 0; j < 8; j++) {
15c4dc5a 750 if(b & 1) {
72934aa3 751 ToSend[++ToSendMax] = SEC_D;
15c4dc5a 752 } else {
72934aa3 753 ToSend[++ToSendMax] = SEC_E;
8f51ddb0
M
754 }
755 b >>= 1;
756 }
15c4dc5a 757
0014cb46 758 // Get the parity bit
6a1f2d82 759 if (parity[i>>3] & (0x80>>(i&0x0007))) {
8f51ddb0 760 ToSend[++ToSendMax] = SEC_D;
7bc95e2e 761 LastProxToAirDuration = 8 * ToSendMax - 4;
15c4dc5a 762 } else {
72934aa3 763 ToSend[++ToSendMax] = SEC_E;
7bc95e2e 764 LastProxToAirDuration = 8 * ToSendMax;
15c4dc5a 765 }
8f51ddb0 766 }
15c4dc5a 767
8f51ddb0
M
768 // Send stopbit
769 ToSend[++ToSendMax] = SEC_F;
15c4dc5a 770
8f51ddb0
M
771 // Convert from last byte pos to length
772 ToSendMax++;
8f51ddb0
M
773}
774
15c4dc5a 775
a749b1e5 776static void Code4bitAnswerAsTag(uint8_t cmd) {
8f51ddb0
M
777 int i;
778
5f6d6c90 779 ToSendReset();
8f51ddb0
M
780
781 // Correction bit, might be removed when not needed
782 ToSendStuffBit(0);
783 ToSendStuffBit(0);
784 ToSendStuffBit(0);
785 ToSendStuffBit(0);
786 ToSendStuffBit(1); // 1
787 ToSendStuffBit(0);
788 ToSendStuffBit(0);
789 ToSendStuffBit(0);
790
791 // Send startbit
792 ToSend[++ToSendMax] = SEC_D;
793
794 uint8_t b = cmd;
a8561e35 795 for (i = 0; i < 4; i++) {
8f51ddb0
M
796 if(b & 1) {
797 ToSend[++ToSendMax] = SEC_D;
7bc95e2e 798 LastProxToAirDuration = 8 * ToSendMax - 4;
8f51ddb0
M
799 } else {
800 ToSend[++ToSendMax] = SEC_E;
7bc95e2e 801 LastProxToAirDuration = 8 * ToSendMax;
8f51ddb0
M
802 }
803 b >>= 1;
804 }
805
806 // Send stopbit
807 ToSend[++ToSendMax] = SEC_F;
808
5f6d6c90 809 // Convert from last byte pos to length
810 ToSendMax++;
15c4dc5a 811}
812
6e49717b 813
814static uint8_t *LastReaderTraceTime = NULL;
815
816static void EmLogTraceReader(void) {
817 // remember last reader trace start to fix timing info later
818 LastReaderTraceTime = BigBuf_get_addr() + BigBuf_get_traceLen();
819 LogTrace(Uart.output, Uart.len, Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG, Uart.parity, true);
820}
821
822
823static void FixLastReaderTraceTime(uint32_t tag_StartTime) {
824 uint32_t reader_EndTime = Uart.endTime*16 - DELAY_AIR2ARM_AS_TAG;
825 uint32_t reader_StartTime = Uart.startTime*16 - DELAY_AIR2ARM_AS_TAG;
826 uint16_t reader_modlen = reader_EndTime - reader_StartTime;
827 uint16_t approx_fdt = tag_StartTime - reader_EndTime;
828 uint16_t exact_fdt = (approx_fdt - 20 + 32)/64 * 64 + 20;
829 reader_StartTime = tag_StartTime - exact_fdt - reader_modlen;
830 LastReaderTraceTime[0] = (reader_StartTime >> 0) & 0xff;
831 LastReaderTraceTime[1] = (reader_StartTime >> 8) & 0xff;
832 LastReaderTraceTime[2] = (reader_StartTime >> 16) & 0xff;
833 LastReaderTraceTime[3] = (reader_StartTime >> 24) & 0xff;
834}
835
a8561e35 836
6e49717b 837static void EmLogTraceTag(uint8_t *tag_data, uint16_t tag_len, uint8_t *tag_Parity, uint32_t ProxToAirDuration) {
838 uint32_t tag_StartTime = LastTimeProxToAirStart*16 + DELAY_ARM2AIR_AS_TAG;
839 uint32_t tag_EndTime = (LastTimeProxToAirStart + ProxToAirDuration)*16 + DELAY_ARM2AIR_AS_TAG;
840 LogTrace(tag_data, tag_len, tag_StartTime, tag_EndTime, tag_Parity, false);
841 FixLastReaderTraceTime(tag_StartTime);
842}
843
844
15c4dc5a 845//-----------------------------------------------------------------------------
846// Wait for commands from reader
847// Stop when button is pressed
de77d4ac 848// Or return true when command is captured
15c4dc5a 849//-----------------------------------------------------------------------------
a749b1e5 850static int GetIso14443aCommandFromReader(uint8_t *received, uint8_t *parity, int *len) {
a8561e35 851 // Set FPGA mode to "simulated ISO 14443 tag", no modulation (listen
852 // only, since we are receiving, not transmitting).
853 // Signal field is off with the appropriate LED
854 LED_D_OFF();
855 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_TAGSIM_LISTEN);
15c4dc5a 856
a8561e35 857 // Now run a `software UART' on the stream of incoming samples.
6a1f2d82 858 UartInit(received, parity);
7bc95e2e 859
860 // clear RXRDY:
a8561e35 861 uint8_t b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
862
863 for (;;) {
864 WDT_HIT();
15c4dc5a 865
a8561e35 866 if(BUTTON_PRESS()) return false;
15c4dc5a 867
a8561e35 868 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
869 b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
7bc95e2e 870 if(MillerDecoding(b, 0)) {
871 *len = Uart.len;
6e49717b 872 EmLogTraceReader();
de77d4ac 873 return true;
15c4dc5a 874 }
a8561e35 875 }
876 }
15c4dc5a 877}
28afbd2b 878
6e49717b 879
28afbd2b 880int EmSend4bit(uint8_t resp);
b35e04a7 881static int EmSendCmdExPar(uint8_t *resp, uint16_t respLen, uint8_t *par);
a8561e35 882int EmSendCmd(uint8_t *resp, uint16_t respLen);
b35e04a7 883int EmSendPrecompiledCmd(tag_response_info_t *response_info);
15c4dc5a 884
ce02f6f9 885
6e49717b 886static bool prepare_tag_modulation(tag_response_info_t* response_info, size_t max_buffer_size) {
7bc95e2e 887 // Example response, answer to MIFARE Classic read block will be 16 bytes + 2 CRC = 18 bytes
ce02f6f9 888 // This will need the following byte array for a modulation sequence
889 // 144 data bits (18 * 8)
890 // 18 parity bits
891 // 2 Start and stop
892 // 1 Correction bit (Answer in 1172 or 1236 periods, see FPGA)
893 // 1 just for the case
894 // ----------- +
895 // 166 bytes, since every bit that needs to be send costs us a byte
896 //
a8561e35 897
898
ce02f6f9 899 // Prepare the tag modulation bits from the message
6e49717b 900 GetParity(response_info->response, response_info->response_n, &(response_info->par));
901 CodeIso14443aAsTagPar(response_info->response,response_info->response_n, &(response_info->par));
a8561e35 902
ce02f6f9 903 // Make sure we do not exceed the free buffer space
904 if (ToSendMax > max_buffer_size) {
a8561e35 905 Dbprintf("Out of memory, when modulating bits for tag answer:");
906 Dbhexdump(response_info->response_n, response_info->response, false);
907 return false;
ce02f6f9 908 }
a8561e35 909
ce02f6f9 910 // Copy the byte array, used for this modulation to the buffer position
6e49717b 911 memcpy(response_info->modulation, ToSend, ToSendMax);
a8561e35 912
7bc95e2e 913 // Store the number of bytes that were used for encoding/modulation and the time needed to transfer them
ce02f6f9 914 response_info->modulation_n = ToSendMax;
7bc95e2e 915 response_info->ProxToAirDuration = LastProxToAirDuration;
a8561e35 916
ce02f6f9 917 return true;
918}
919
f71f4deb 920
921// "precompile" responses. There are 7 predefined responses with a total of 28 bytes data to transmit.
a8561e35 922// Coded responses need one byte per bit to transfer (data, parity, start, stop, correction)
6e49717b 923// 28 * 8 data bits, 28 * 1 parity bits, 7 start bits, 7 stop bits, 7 correction bits for the modulation
f71f4deb 924// -> need 273 bytes buffer
925#define ALLOCATED_TAG_MODULATION_BUFFER_SIZE 273
926
6e49717b 927bool prepare_allocated_tag_modulation(tag_response_info_t* response_info, uint8_t **buffer, size_t *max_buffer_size) {
928
ce02f6f9 929 // Retrieve and store the current buffer index
6e49717b 930 response_info->modulation = *buffer;
a8561e35 931
ce02f6f9 932 // Forward the prepare tag modulation function to the inner function
6e49717b 933 if (prepare_tag_modulation(response_info, *max_buffer_size)) {
a8561e35 934 // Update the free buffer offset and the remaining buffer size
935 *buffer += ToSendMax;
6e49717b 936 *max_buffer_size -= ToSendMax;
a8561e35 937 return true;
ce02f6f9 938 } else {
a8561e35 939 return false;
ce02f6f9 940 }
941}
942
15c4dc5a 943//-----------------------------------------------------------------------------
944// Main loop of simulated tag: receive commands from reader, decide what
945// response to send, and send it.
946//-----------------------------------------------------------------------------
72622d64 947void SimulateIso14443aTag(int tagType, int uid_1st, int uid_2nd, uint8_t* data) {
a749b1e5 948
81cd0474 949 uint8_t sak;
950
951 // The first response contains the ATQA (note: bytes are transmitted in reverse order).
952 uint8_t response1[2];
a8561e35 953
81cd0474 954 switch (tagType) {
955 case 1: { // MIFARE Classic
956 // Says: I am Mifare 1k - original line
957 response1[0] = 0x04;
958 response1[1] = 0x00;
959 sak = 0x08;
960 } break;
961 case 2: { // MIFARE Ultralight
962 // Says: I am a stupid memory tag, no crypto
963 response1[0] = 0x04;
964 response1[1] = 0x00;
965 sak = 0x00;
966 } break;
967 case 3: { // MIFARE DESFire
968 // Says: I am a DESFire tag, ph33r me
969 response1[0] = 0x04;
970 response1[1] = 0x03;
971 sak = 0x20;
972 } break;
973 case 4: { // ISO/IEC 14443-4
974 // Says: I am a javacard (JCOP)
975 response1[0] = 0x04;
976 response1[1] = 0x00;
977 sak = 0x28;
978 } break;
3fe4ff4f 979 case 5: { // MIFARE TNP3XXX
980 // Says: I am a toy
981 response1[0] = 0x01;
982 response1[1] = 0x0f;
983 sak = 0x01;
a8561e35 984 } break;
81cd0474 985 default: {
986 Dbprintf("Error: unkown tagtype (%d)",tagType);
987 return;
988 } break;
989 }
a8561e35 990
81cd0474 991 // The second response contains the (mandatory) first 24 bits of the UID
c8b6da22 992 uint8_t response2[5] = {0x00};
81cd0474 993
994 // Check if the uid uses the (optional) part
c8b6da22 995 uint8_t response2a[5] = {0x00};
a8561e35 996
81cd0474 997 if (uid_2nd) {
998 response2[0] = 0x88;
999 num_to_bytes(uid_1st,3,response2+1);
1000 num_to_bytes(uid_2nd,4,response2a);
1001 response2a[4] = response2a[0] ^ response2a[1] ^ response2a[2] ^ response2a[3];
1002
1003 // Configure the ATQA and SAK accordingly
1004 response1[0] |= 0x40;
1005 sak |= 0x04;
1006 } else {
1007 num_to_bytes(uid_1st,4,response2);
1008 // Configure the ATQA and SAK accordingly
1009 response1[0] &= 0xBF;
1010 sak &= 0xFB;
1011 }
1012
1013 // Calculate the BitCountCheck (BCC) for the first 4 bytes of the UID.
1014 response2[4] = response2[0] ^ response2[1] ^ response2[2] ^ response2[3];
1015
1016 // Prepare the mandatory SAK (for 4 and 7 byte UID)
c8b6da22 1017 uint8_t response3[3] = {0x00};
81cd0474 1018 response3[0] = sak;
1019 ComputeCrc14443(CRC_14443_A, response3, 1, &response3[1], &response3[2]);
1020
1021 // Prepare the optional second SAK (for 7 byte UID), drop the cascade bit
c8b6da22 1022 uint8_t response3a[3] = {0x00};
81cd0474 1023 response3a[0] = sak & 0xFB;
1024 ComputeCrc14443(CRC_14443_A, response3a, 1, &response3a[1], &response3a[2]);
1025
254b70a4 1026 uint8_t response5[] = { 0x00, 0x00, 0x00, 0x00 }; // Very random tag nonce
a8561e35 1027 uint8_t response6[] = { 0x04, 0x58, 0x80, 0x02, 0x00, 0x00 }; // dummy ATS (pseudo-ATR), answer to RATS:
1028 // Format byte = 0x58: FSCI=0x08 (FSC=256), TA(1) and TC(1) present,
6a1f2d82 1029 // TA(1) = 0x80: different divisors not supported, DR = 1, DS = 1
1030 // TB(1) = not present. Defaults: FWI = 4 (FWT = 256 * 16 * 2^4 * 1/fc = 4833us), SFGI = 0 (SFG = 256 * 16 * 2^0 * 1/fc = 302us)
1031 // TC(1) = 0x02: CID supported, NAD not supported
ce02f6f9 1032 ComputeCrc14443(CRC_14443_A, response6, 4, &response6[4], &response6[5]);
1033
7bc95e2e 1034 #define TAG_RESPONSE_COUNT 7
1035 tag_response_info_t responses[TAG_RESPONSE_COUNT] = {
1036 { .response = response1, .response_n = sizeof(response1) }, // Answer to request - respond with card type
1037 { .response = response2, .response_n = sizeof(response2) }, // Anticollision cascade1 - respond with uid
1038 { .response = response2a, .response_n = sizeof(response2a) }, // Anticollision cascade2 - respond with 2nd half of uid if asked
1039 { .response = response3, .response_n = sizeof(response3) }, // Acknowledge select - cascade 1
1040 { .response = response3a, .response_n = sizeof(response3a) }, // Acknowledge select - cascade 2
1041 { .response = response5, .response_n = sizeof(response5) }, // Authentication answer (random nonce)
1042 { .response = response6, .response_n = sizeof(response6) }, // dummy ATS (pseudo-ATR), answer to RATS
1043 };
1044
1045 // Allocate 512 bytes for the dynamic modulation, created when the reader queries for it
1046 // Such a response is less time critical, so we can prepare them on the fly
1047 #define DYNAMIC_RESPONSE_BUFFER_SIZE 64
1048 #define DYNAMIC_MODULATION_BUFFER_SIZE 512
1049 uint8_t dynamic_response_buffer[DYNAMIC_RESPONSE_BUFFER_SIZE];
1050 uint8_t dynamic_modulation_buffer[DYNAMIC_MODULATION_BUFFER_SIZE];
1051 tag_response_info_t dynamic_response_info = {
1052 .response = dynamic_response_buffer,
1053 .response_n = 0,
1054 .modulation = dynamic_modulation_buffer,
1055 .modulation_n = 0
1056 };
a8561e35 1057
09ffd16e 1058 // We need to listen to the high-frequency, peak-detected path.
1059 iso14443a_setup(FPGA_HF_ISO14443A_TAGSIM_LISTEN);
1060
f71f4deb 1061 BigBuf_free_keep_EM();
1062
1063 // allocate buffers:
1064 uint8_t *receivedCmd = BigBuf_malloc(MAX_FRAME_SIZE);
1065 uint8_t *receivedCmdPar = BigBuf_malloc(MAX_PARITY_SIZE);
6e49717b 1066 uint8_t *free_buffer_pointer = BigBuf_malloc(ALLOCATED_TAG_MODULATION_BUFFER_SIZE);
1067 size_t free_buffer_size = ALLOCATED_TAG_MODULATION_BUFFER_SIZE;
f71f4deb 1068 // clear trace
3000dc4e 1069 clear_trace();
de77d4ac 1070 set_tracing(true);
f71f4deb 1071
7bc95e2e 1072 // Prepare the responses of the anticollision phase
ce02f6f9 1073 // there will be not enough time to do this at the moment the reader sends it REQA
7bc95e2e 1074 for (size_t i=0; i<TAG_RESPONSE_COUNT; i++) {
6e49717b 1075 prepare_allocated_tag_modulation(&responses[i], &free_buffer_pointer, &free_buffer_size);
7bc95e2e 1076 }
15c4dc5a 1077
7bc95e2e 1078 int len = 0;
15c4dc5a 1079
1080 // To control where we are in the protocol
1081 int order = 0;
1082 int lastorder;
1083
1084 // Just to allow some checks
1085 int happened = 0;
1086 int happened2 = 0;
81cd0474 1087 int cmdsRecvd = 0;
15c4dc5a 1088
254b70a4 1089 cmdsRecvd = 0;
7bc95e2e 1090 tag_response_info_t* p_response;
15c4dc5a 1091
254b70a4 1092 LED_A_ON();
a8561e35 1093 for (;;) {
7bc95e2e 1094 // Clean receive command buffer
6a1f2d82 1095 if(!GetIso14443aCommandFromReader(receivedCmd, receivedCmdPar, &len)) {
ce02f6f9 1096 DbpString("Button press");
254b70a4 1097 break;
1098 }
7bc95e2e 1099
1100 p_response = NULL;
a8561e35 1101
254b70a4 1102 // Okay, look at the command now.
1103 lastorder = order;
1104 if(receivedCmd[0] == 0x26) { // Received a REQUEST
ce02f6f9 1105 p_response = &responses[0]; order = 1;
254b70a4 1106 } else if(receivedCmd[0] == 0x52) { // Received a WAKEUP
ce02f6f9 1107 p_response = &responses[0]; order = 6;
a8561e35 1108 } else if(receivedCmd[1] == 0x20 && receivedCmd[0] == 0x93) { // Received request for UID (cascade 1)
ce02f6f9 1109 p_response = &responses[1]; order = 2;
a8561e35 1110 } else if(receivedCmd[1] == 0x20 && receivedCmd[0] == 0x95) { // Received request for UID (cascade 2)
ce02f6f9 1111 p_response = &responses[2]; order = 20;
a8561e35 1112 } else if(receivedCmd[1] == 0x70 && receivedCmd[0] == 0x93) { // Received a SELECT (cascade 1)
ce02f6f9 1113 p_response = &responses[3]; order = 3;
a8561e35 1114 } else if(receivedCmd[1] == 0x70 && receivedCmd[0] == 0x95) { // Received a SELECT (cascade 2)
ce02f6f9 1115 p_response = &responses[4]; order = 30;
a8561e35 1116 } else if(receivedCmd[0] == 0x30) { // Received a (plain) READ
1117 EmSendCmd(data+(4*receivedCmd[1]),16);
7bc95e2e 1118 // Dbprintf("Read request from reader: %x %x",receivedCmd[0],receivedCmd[1]);
5f6d6c90 1119 // We already responded, do not send anything with the EmSendCmd14443aRaw() that is called below
7bc95e2e 1120 p_response = NULL;
a8561e35 1121 } else if(receivedCmd[0] == 0x50) { // Received a HALT
7bc95e2e 1122 p_response = NULL;
a8561e35 1123 } else if(receivedCmd[0] == 0x60 || receivedCmd[0] == 0x61) { // Received an authentication request
ce02f6f9 1124 p_response = &responses[5]; order = 7;
a8561e35 1125 } else if(receivedCmd[0] == 0xE0) { // Received a RATS request
1126 if (tagType == 1 || tagType == 2) { // RATS not supported
7bc95e2e 1127 EmSend4bit(CARD_NACK_NA);
1128 p_response = NULL;
1129 } else {
1130 p_response = &responses[6]; order = 70;
1131 }
6a1f2d82 1132 } else if (order == 7 && len == 8) { // Received {nr] and {ar} (part of authentication)
7bc95e2e 1133 uint32_t nr = bytes_to_num(receivedCmd,4);
1134 uint32_t ar = bytes_to_num(receivedCmd+4,4);
1135 Dbprintf("Auth attempt {nr}{ar}: %08x %08x",nr,ar);
1136 } else {
1137 // Check for ISO 14443A-4 compliant commands, look at left nibble
1138 switch (receivedCmd[0]) {
1139
1140 case 0x0B:
1141 case 0x0A: { // IBlock (command)
1142 dynamic_response_info.response[0] = receivedCmd[0];
1143 dynamic_response_info.response[1] = 0x00;
1144 dynamic_response_info.response[2] = 0x90;
1145 dynamic_response_info.response[3] = 0x00;
1146 dynamic_response_info.response_n = 4;
1147 } break;
1148
1149 case 0x1A:
1150 case 0x1B: { // Chaining command
1151 dynamic_response_info.response[0] = 0xaa | ((receivedCmd[0]) & 1);
1152 dynamic_response_info.response_n = 2;
1153 } break;
1154
1155 case 0xaa:
1156 case 0xbb: {
1157 dynamic_response_info.response[0] = receivedCmd[0] ^ 0x11;
1158 dynamic_response_info.response_n = 2;
1159 } break;
a8561e35 1160
7bc95e2e 1161 case 0xBA: { //
1162 memcpy(dynamic_response_info.response,"\xAB\x00",2);
1163 dynamic_response_info.response_n = 2;
1164 } break;
1165
1166 case 0xCA:
1167 case 0xC2: { // Readers sends deselect command
1168 memcpy(dynamic_response_info.response,"\xCA\x00",2);
1169 dynamic_response_info.response_n = 2;
1170 } break;
1171
1172 default: {
1173 // Never seen this command before
7bc95e2e 1174 Dbprintf("Received unknown command (len=%d):",len);
1175 Dbhexdump(len,receivedCmd,false);
1176 // Do not respond
1177 dynamic_response_info.response_n = 0;
1178 } break;
1179 }
a8561e35 1180
7bc95e2e 1181 if (dynamic_response_info.response_n > 0) {
1182 // Copy the CID from the reader query
1183 dynamic_response_info.response[1] = receivedCmd[1];
ce02f6f9 1184
7bc95e2e 1185 // Add CRC bytes, always used in ISO 14443A-4 compliant cards
1186 AppendCrc14443a(dynamic_response_info.response,dynamic_response_info.response_n);
1187 dynamic_response_info.response_n += 2;
a8561e35 1188
7bc95e2e 1189 if (prepare_tag_modulation(&dynamic_response_info,DYNAMIC_MODULATION_BUFFER_SIZE) == false) {
1190 Dbprintf("Error preparing tag response");
7bc95e2e 1191 break;
1192 }
1193 p_response = &dynamic_response_info;
1194 }
81cd0474 1195 }
15c4dc5a 1196
1197 // Count number of wakeups received after a halt
1198 if(order == 6 && lastorder == 5) { happened++; }
1199
1200 // Count number of other messages after a halt
1201 if(order != 6 && lastorder == 5) { happened2++; }
1202
15c4dc5a 1203 if(cmdsRecvd > 999) {
1204 DbpString("1000 commands later...");
254b70a4 1205 break;
15c4dc5a 1206 }
ce02f6f9 1207 cmdsRecvd++;
1208
1209 if (p_response != NULL) {
b35e04a7 1210 EmSendPrecompiledCmd(p_response);
7bc95e2e 1211 }
a8561e35 1212
d9de20fa 1213 if (!get_tracing()) {
7bc95e2e 1214 Dbprintf("Trace Full. Simulation stopped.");
1215 break;
1216 }
1217 }
15c4dc5a 1218
1219 Dbprintf("%x %x %x", happened, happened2, cmdsRecvd);
1220 LED_A_OFF();
f71f4deb 1221 BigBuf_free_keep_EM();
15c4dc5a 1222}
1223
9492e0b0 1224
1225// prepare a delayed transfer. This simply shifts ToSend[] by a number
1226// of bits specified in the delay parameter.
a749b1e5 1227static void PrepareDelayedTransfer(uint16_t delay) {
9492e0b0 1228 uint8_t bitmask = 0;
1229 uint8_t bits_to_shift = 0;
1230 uint8_t bits_shifted = 0;
a8561e35 1231
9492e0b0 1232 delay &= 0x07;
1233 if (delay) {
1234 for (uint16_t i = 0; i < delay; i++) {
1235 bitmask |= (0x01 << i);
1236 }
7bc95e2e 1237 ToSend[ToSendMax++] = 0x00;
9492e0b0 1238 for (uint16_t i = 0; i < ToSendMax; i++) {
1239 bits_to_shift = ToSend[i] & bitmask;
1240 ToSend[i] = ToSend[i] >> delay;
1241 ToSend[i] = ToSend[i] | (bits_shifted << (8 - delay));
1242 bits_shifted = bits_to_shift;
1243 }
1244 }
1245}
1246
7bc95e2e 1247
1248//-------------------------------------------------------------------------------------
15c4dc5a 1249// Transmit the command (to the tag) that was placed in ToSend[].
9492e0b0 1250// Parameter timing:
7bc95e2e 1251// if NULL: transfer at next possible time, taking into account
a8561e35 1252// request guard time, startup frame guard time and frame delay time
1253// if == 0: transfer immediately and return time of transfer
9492e0b0 1254// if != 0: delay transfer until time specified
7bc95e2e 1255//-------------------------------------------------------------------------------------
a749b1e5 1256static void TransmitFor14443a(const uint8_t *cmd, uint16_t len, uint32_t *timing) {
a8561e35 1257 LED_B_ON();
1523527f 1258 LED_D_ON();
9492e0b0 1259 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_READER_MOD);
e30c654b 1260
7bc95e2e 1261 uint32_t ThisTransferTime = 0;
e30c654b 1262
9492e0b0 1263 if (timing) {
a749b1e5 1264 if (*timing == 0) { // Measure time
7bc95e2e 1265 *timing = (GetCountSspClk() + 8) & 0xfffffff8;
9492e0b0 1266 } else {
a8561e35 1267 PrepareDelayedTransfer(*timing & 0x00000007); // Delay transfer (fine tuning - up to 7 MF clock ticks)
9492e0b0 1268 }
a749b1e5 1269 if (MF_DBGLEVEL >= 4 && GetCountSspClk() >= (*timing & 0xfffffff8)) Dbprintf("TransmitFor14443a: Missed timing");
a8561e35 1270 while (GetCountSspClk() < (*timing & 0xfffffff8)); // Delay transfer (multiple of 8 MF clock ticks)
7bc95e2e 1271 LastTimeProxToAirStart = *timing;
1272 } else {
1273 ThisTransferTime = ((MAX(NextTransferTime, GetCountSspClk()) & 0xfffffff8) + 8);
a8561e35 1274 while (GetCountSspClk() < ThisTransferTime);
7bc95e2e 1275 LastTimeProxToAirStart = ThisTransferTime;
9492e0b0 1276 }
a8561e35 1277
7bc95e2e 1278 uint16_t c = 0;
a8561e35 1279 for (;;) {
a749b1e5 1280 if (AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
9492e0b0 1281 AT91C_BASE_SSC->SSC_THR = cmd[c];
1282 c++;
1283 if(c >= len) {
1284 break;
1285 }
1286 }
1287 }
a8561e35 1288
7bc95e2e 1289 NextTransferTime = MAX(NextTransferTime, LastTimeProxToAirStart + REQUEST_GUARD_TIME);
a8561e35 1290 LED_B_OFF();
15c4dc5a 1291}
1292
7bc95e2e 1293
15c4dc5a 1294//-----------------------------------------------------------------------------
195af472 1295// Prepare reader command (in bits, support short frames) to send to FPGA
15c4dc5a 1296//-----------------------------------------------------------------------------
a749b1e5 1297static void CodeIso14443aBitsAsReaderPar(const uint8_t *cmd, uint16_t bits, const uint8_t *parity) {
7bc95e2e 1298 int i, j;
1299 int last;
1300 uint8_t b;
e30c654b 1301
7bc95e2e 1302 ToSendReset();
e30c654b 1303
7bc95e2e 1304 // Start of Communication (Seq. Z)
1305 ToSend[++ToSendMax] = SEC_Z;
1306 LastProxToAirDuration = 8 * (ToSendMax+1) - 6;
1307 last = 0;
1308
1309 size_t bytecount = nbytes(bits);
1310 // Generate send structure for the data bits
1311 for (i = 0; i < bytecount; i++) {
1312 // Get the current byte to send
1313 b = cmd[i];
1314 size_t bitsleft = MIN((bits-(i*8)),8);
1315
1316 for (j = 0; j < bitsleft; j++) {
1317 if (b & 1) {
1318 // Sequence X
1319 ToSend[++ToSendMax] = SEC_X;
1320 LastProxToAirDuration = 8 * (ToSendMax+1) - 2;
1321 last = 1;
1322 } else {
1323 if (last == 0) {
1324 // Sequence Z
1325 ToSend[++ToSendMax] = SEC_Z;
1326 LastProxToAirDuration = 8 * (ToSendMax+1) - 6;
1327 } else {
1328 // Sequence Y
1329 ToSend[++ToSendMax] = SEC_Y;
1330 last = 0;
1331 }
1332 }
1333 b >>= 1;
1334 }
1335
6a1f2d82 1336 // Only transmit parity bit if we transmitted a complete byte
48ece4a7 1337 if (j == 8 && parity != NULL) {
7bc95e2e 1338 // Get the parity bit
6a1f2d82 1339 if (parity[i>>3] & (0x80 >> (i&0x0007))) {
7bc95e2e 1340 // Sequence X
1341 ToSend[++ToSendMax] = SEC_X;
1342 LastProxToAirDuration = 8 * (ToSendMax+1) - 2;
1343 last = 1;
1344 } else {
1345 if (last == 0) {
1346 // Sequence Z
1347 ToSend[++ToSendMax] = SEC_Z;
1348 LastProxToAirDuration = 8 * (ToSendMax+1) - 6;
1349 } else {
1350 // Sequence Y
1351 ToSend[++ToSendMax] = SEC_Y;
1352 last = 0;
1353 }
1354 }
1355 }
1356 }
e30c654b 1357
7bc95e2e 1358 // End of Communication: Logic 0 followed by Sequence Y
1359 if (last == 0) {
1360 // Sequence Z
1361 ToSend[++ToSendMax] = SEC_Z;
1362 LastProxToAirDuration = 8 * (ToSendMax+1) - 6;
1363 } else {
1364 // Sequence Y
1365 ToSend[++ToSendMax] = SEC_Y;
1366 last = 0;
1367 }
1368 ToSend[++ToSendMax] = SEC_Y;
e30c654b 1369
7bc95e2e 1370 // Convert to length of command:
1371 ToSendMax++;
15c4dc5a 1372}
1373
0c8d25eb 1374
9ca155ba
M
1375//-----------------------------------------------------------------------------
1376// Wait for commands from reader
1377// Stop when button is pressed (return 1) or field was gone (return 2)
1378// Or return 0 when command is captured
1379//-----------------------------------------------------------------------------
a749b1e5 1380int EmGetCmd(uint8_t *received, uint16_t *len, uint8_t *parity) {
a8561e35 1381 uint32_t field_off_time = -1;
1382 uint32_t samples = 0;
1383 int ret = 0;
1384 uint8_t b = 0;;
1385 uint8_t dmaBuf[DMA_BUFFER_SIZE];
1386 uint8_t *upTo = dmaBuf;
1387
9ca155ba
M
1388 *len = 0;
1389
a8561e35 1390 // Run a 'software UART' on the stream of incoming samples.
1391 UartInit(received, parity);
9ca155ba 1392
9ca155ba
M
1393 // start ADC
1394 AT91C_BASE_ADC->ADC_CR = AT91C_ADC_START;
7bc95e2e 1395
b35e04a7 1396 // Ensure that the FPGA Delay Queue is empty before we switch to TAGSIM_LISTEN
a8561e35 1397 while (GetCountSspClk() < LastTimeProxToAirStart + LastProxToAirDuration + (FpgaSendQueueDelay>>3) - 8 - 3) /* wait */ ;
b35e04a7 1398
1399 // Set FPGA mode to "simulated ISO 14443 tag", no modulation (listen
1400 // only, since we are receiving, not transmitting).
b35e04a7 1401 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_TAGSIM_LISTEN);
1402
a8561e35 1403 // clear receive register, measure time of next transfer
1404 uint32_t temp = AT91C_BASE_SSC->SSC_RHR; (void) temp;
1405 while (!(AT91C_BASE_SSC->SSC_SR & AT91C_SSC_RXRDY)) ;
1406 uint32_t start_time = GetCountSspClk() & 0xfffffff8;
1407
1408 // Setup and start DMA.
1409 FpgaSetupSscDma(dmaBuf, DMA_BUFFER_SIZE);
1410
9ca155ba 1411 for(;;) {
a8561e35 1412 uint16_t behindBy = ((uint8_t*)AT91C_BASE_PDC_SSC->PDC_RPR - upTo) & (DMA_BUFFER_SIZE-1);
9ca155ba 1413
a8561e35 1414 if (behindBy == 0) continue;
9ca155ba 1415
a8561e35 1416 b = *upTo++;
1417
1418 if(upTo >= dmaBuf + DMA_BUFFER_SIZE) { // we have read all of the DMA buffer content.
1419 upTo = dmaBuf; // start reading the circular buffer from the beginning
1420 if(behindBy > (9*DMA_BUFFER_SIZE/10)) {
1421 Dbprintf("About to blow circular buffer - aborted! behindBy=%d", behindBy);
1422 ret = 1;
1423 break;
9ca155ba
M
1424 }
1425 }
a8561e35 1426 if (AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_ENDRX)) { // DMA Counter Register had reached 0, already rotated.
1427 AT91C_BASE_PDC_SSC->PDC_RNPR = (uint32_t) dmaBuf; // refresh the DMA Next Buffer and
1428 AT91C_BASE_PDC_SSC->PDC_RNCR = DMA_BUFFER_SIZE; // DMA Next Counter registers
1429 }
7bc95e2e 1430
a8561e35 1431 if (BUTTON_PRESS()) {
1432 ret = 1;
1433 break;
1434 }
1435
1436 // check reader's HF field
1437 if (AT91C_BASE_ADC->ADC_SR & ADC_END_OF_CONVERSION(ADC_CHAN_HF_LOW)) {
1438 if ((MAX_ADC_HF_VOLTAGE_LOW * AT91C_BASE_ADC->ADC_CDR[ADC_CHAN_HF_LOW]) >> 10 < MF_MINFIELDV) {
1439 if (GetTickCount() - field_off_time > 50) {
1440 ret = 2; // reader has switched off HF field for more than 50ms. Timeout
1441 break;
1442 }
1443 } else {
1444 field_off_time = GetTickCount(); // HF field is still there. Reset timer
9ca155ba 1445 }
a8561e35 1446 AT91C_BASE_ADC->ADC_CR = AT91C_ADC_START; // restart ADC
1447 }
1448
1449 if (MillerDecoding(b, start_time + samples*8)) {
1450 *len = Uart.len;
1451 EmLogTraceReader();
1452 ret = 0;
1453 break;
1454 }
7bc95e2e 1455
a8561e35 1456 samples++;
9ca155ba 1457 }
a8561e35 1458
1459 FpgaDisableSscDma();
1460 return ret;
9ca155ba
M
1461}
1462
9ca155ba 1463
a749b1e5 1464static int EmSendCmd14443aRaw(uint8_t *resp, uint16_t respLen) {
a8561e35 1465 LED_C_ON();
1466
7bc95e2e 1467 uint8_t b;
1468 uint16_t i = 0;
b35e04a7 1469 bool correctionNeeded;
1470
9ca155ba
M
1471 // Modulate Manchester
1472 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_TAGSIM_MOD);
7bc95e2e 1473
1474 // include correction bit if necessary
b35e04a7 1475 if (Uart.bitCount == 7)
1476 {
1477 // Short tags (7 bits) don't have parity, determine the correct value from MSB
1478 correctionNeeded = Uart.output[0] & 0x40;
1479 }
1480 else
1481 {
1482 // Look at the last parity bit
1483 correctionNeeded = Uart.parity[(Uart.len-1)/8] & (0x80 >> ((Uart.len-1) & 7));
7bc95e2e 1484 }
b35e04a7 1485
a8561e35 1486 if (correctionNeeded) {
9ca155ba
M
1487 // 1236, so correction bit needed
1488 i = 0;
7bc95e2e 1489 } else {
1490 i = 1;
9ca155ba 1491 }
7bc95e2e 1492
a8561e35 1493 // clear receiving shift register and holding register
7bc95e2e 1494 b = AT91C_BASE_SSC->SSC_RHR; (void) b;
a8561e35 1495 while (!(AT91C_BASE_SSC->SSC_SR & AT91C_SSC_RXRDY));
7bc95e2e 1496 b = AT91C_BASE_SSC->SSC_RHR; (void) b;
a8561e35 1497
7bc95e2e 1498 // wait for the FPGA to signal fdt_indicator == 1 (the FPGA is ready to queue new data in its delay line)
a8561e35 1499 for (uint16_t j = 0; j < 5; j++) { // allow timeout - better late than never
1500 while (!(AT91C_BASE_SSC->SSC_SR & AT91C_SSC_RXRDY));
7bc95e2e 1501 if (AT91C_BASE_SSC->SSC_RHR) break;
1502 }
1503
6e49717b 1504 LastTimeProxToAirStart = (GetCountSspClk() & 0xfffffff8) + (correctionNeeded?8:0);
7bc95e2e 1505
9ca155ba 1506 // send cycle
a8561e35 1507 for (; i < respLen; ) {
9ca155ba 1508 if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
7bc95e2e 1509 AT91C_BASE_SSC->SSC_THR = resp[i++];
1510 FpgaSendQueueDelay = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
9ca155ba 1511 }
a8561e35 1512
9ca155ba
M
1513 if(BUTTON_PRESS()) {
1514 break;
1515 }
1516 }
1517
a8561e35 1518 LED_C_OFF();
9ca155ba
M
1519 return 0;
1520}
1521
6e49717b 1522
a8561e35 1523int EmSend4bit(uint8_t resp){
7bc95e2e 1524 Code4bitAnswerAsTag(resp);
b35e04a7 1525 int res = EmSendCmd14443aRaw(ToSend, ToSendMax);
a8561e35 1526 // Log this tag answer and fix timing of previous reader command:
6e49717b 1527 EmLogTraceTag(&resp, 1, NULL, LastProxToAirDuration);
0a39986e 1528 return res;
9ca155ba
M
1529}
1530
6e49717b 1531
b35e04a7 1532static int EmSendCmdExPar(uint8_t *resp, uint16_t respLen, uint8_t *par){
7bc95e2e 1533 CodeIso14443aAsTagPar(resp, respLen, par);
b35e04a7 1534 int res = EmSendCmd14443aRaw(ToSend, ToSendMax);
a8561e35 1535 // Log this tag answer and fix timing of previous reader command:
6e49717b 1536 EmLogTraceTag(resp, respLen, par, LastProxToAirDuration);
8f51ddb0
M
1537 return res;
1538}
1539
6e49717b 1540
6a1f2d82 1541int EmSendCmd(uint8_t *resp, uint16_t respLen){
1542 uint8_t par[MAX_PARITY_SIZE];
1543 GetParity(resp, respLen, par);
b35e04a7 1544 return EmSendCmdExPar(resp, respLen, par);
8f51ddb0
M
1545}
1546
6e49717b 1547
6a1f2d82 1548int EmSendCmdPar(uint8_t *resp, uint16_t respLen, uint8_t *par){
b35e04a7 1549 return EmSendCmdExPar(resp, respLen, par);
7bc95e2e 1550}
1551
6e49717b 1552
b35e04a7 1553int EmSendPrecompiledCmd(tag_response_info_t *response_info) {
1554 int ret = EmSendCmd14443aRaw(response_info->modulation, response_info->modulation_n);
a8561e35 1555 // Log this tag answer and fix timing of previous reader command:
6e49717b 1556 EmLogTraceTag(response_info->response, response_info->response_n, &(response_info->par), response_info->ProxToAirDuration);
1557 return ret;
9ca155ba
M
1558}
1559
6e49717b 1560
15c4dc5a 1561//-----------------------------------------------------------------------------
1562// Wait a certain time for tag response
de77d4ac 1563// If a response is captured return true
1564// If it takes too long return false
15c4dc5a 1565//-----------------------------------------------------------------------------
a749b1e5 1566static int GetIso14443aAnswerFromTag(uint8_t *receivedResponse, uint8_t *receivedResponsePar, uint16_t offset) {
52bfb955 1567 uint32_t c;
a8561e35 1568
15c4dc5a 1569 // Set FPGA mode to "reader listen mode", no modulation (listen
534983d7 1570 // only, since we are receiving, not transmitting).
1571 // Signal field is on with the appropriate LED
1572 LED_D_ON();
1573 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | FPGA_HF_ISO14443A_READER_LISTEN);
a8561e35 1574
534983d7 1575 // Now get the answer from the card
6a1f2d82 1576 DemodInit(receivedResponse, receivedResponsePar);
15c4dc5a 1577
7bc95e2e 1578 // clear RXRDY:
a8561e35 1579 uint8_t b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
0c8d25eb 1580
15c4dc5a 1581 c = 0;
a8561e35 1582 for (;;) {
534983d7 1583 WDT_HIT();
15c4dc5a 1584
a749b1e5 1585 if (AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_RXRDY)) {
534983d7 1586 b = (uint8_t)AT91C_BASE_SSC->SSC_RHR;
a749b1e5 1587 if (ManchesterDecoding(b, offset, 0)) {
7bc95e2e 1588 NextTransferTime = MAX(NextTransferTime, Demod.endTime - (DELAY_AIR2ARM_AS_READER + DELAY_ARM2AIR_AS_READER)/16 + FRAME_DELAY_TIME_PICC_TO_PCD);
de77d4ac 1589 return true;
19a700a8 1590 } else if (c++ > iso14a_timeout && Demod.state == DEMOD_UNSYNCD) {
a8561e35 1591 return false;
15c4dc5a 1592 }
534983d7 1593 }
1594 }
15c4dc5a 1595}
1596
48ece4a7 1597
a749b1e5 1598void ReaderTransmitBitsPar(uint8_t* frame, uint16_t bits, uint8_t *par, uint32_t *timing) {
1599
6a1f2d82 1600 CodeIso14443aBitsAsReaderPar(frame, bits, par);
a8561e35 1601
7bc95e2e 1602 // Send command to tag
1603 TransmitFor14443a(ToSend, ToSendMax, timing);
a749b1e5 1604 if (trigger)
7bc95e2e 1605 LED_A_ON();
a8561e35 1606
7bc95e2e 1607 // Log reader command in trace buffer
d9de20fa 1608 LogTrace(frame, nbytes(bits), LastTimeProxToAirStart*16 + DELAY_ARM2AIR_AS_READER, (LastTimeProxToAirStart + LastProxToAirDuration)*16 + DELAY_ARM2AIR_AS_READER, par, true);
15c4dc5a 1609}
1610
48ece4a7 1611
a749b1e5 1612void ReaderTransmitPar(uint8_t* frame, uint16_t len, uint8_t *par, uint32_t *timing) {
1613 ReaderTransmitBitsPar(frame, len*8, par, timing);
dfc3c505 1614}
15c4dc5a 1615
48ece4a7 1616
a749b1e5 1617static void ReaderTransmitBits(uint8_t* frame, uint16_t len, uint32_t *timing) {
e691fc45 1618 // Generate parity and redirect
6a1f2d82 1619 uint8_t par[MAX_PARITY_SIZE];
1620 GetParity(frame, len/8, par);
1621 ReaderTransmitBitsPar(frame, len, par, timing);
e691fc45 1622}
1623
48ece4a7 1624
a749b1e5 1625void ReaderTransmit(uint8_t* frame, uint16_t len, uint32_t *timing) {
15c4dc5a 1626 // Generate parity and redirect
6a1f2d82 1627 uint8_t par[MAX_PARITY_SIZE];
1628 GetParity(frame, len, par);
1629 ReaderTransmitBitsPar(frame, len*8, par, timing);
15c4dc5a 1630}
1631
6e49717b 1632
a749b1e5 1633static int ReaderReceiveOffset(uint8_t* receivedAnswer, uint16_t offset, uint8_t *parity) {
de77d4ac 1634 if (!GetIso14443aAnswerFromTag(receivedAnswer, parity, offset)) return false;
d9de20fa 1635 LogTrace(receivedAnswer, Demod.len, Demod.startTime*16 - DELAY_AIR2ARM_AS_READER, Demod.endTime*16 - DELAY_AIR2ARM_AS_READER, parity, false);
e691fc45 1636 return Demod.len;
1637}
1638
6e49717b 1639
a749b1e5 1640int ReaderReceive(uint8_t *receivedAnswer, uint8_t *parity) {
de77d4ac 1641 if (!GetIso14443aAnswerFromTag(receivedAnswer, parity, 0)) return false;
a749b1e5 1642
d9de20fa 1643 LogTrace(receivedAnswer, Demod.len, Demod.startTime*16 - DELAY_AIR2ARM_AS_READER, Demod.endTime*16 - DELAY_AIR2ARM_AS_READER, parity, false);
e691fc45 1644 return Demod.len;
f89c7050
M
1645}
1646
47b78133 1647
1648static void iso14a_set_ATS_times(uint8_t *ats) {
1649
1650 uint8_t tb1;
a8561e35 1651 uint8_t fwi, sfgi;
47b78133 1652 uint32_t fwt, sfgt;
a8561e35 1653
1654 if (ats[0] > 1) { // there is a format byte T0
1655 if ((ats[1] & 0x20) == 0x20) { // there is an interface byte TB(1)
1656 if ((ats[1] & 0x10) == 0x10) { // there is an interface byte TA(1) preceding TB(1)
47b78133 1657 tb1 = ats[3];
1658 } else {
1659 tb1 = ats[2];
1660 }
a8561e35 1661 fwi = (tb1 & 0xf0) >> 4; // frame waiting time integer (FWI)
47b78133 1662 if (fwi != 15) {
a8561e35 1663 fwt = 256 * 16 * (1 << fwi); // frame waiting time (FWT) in 1/fc
47b78133 1664 iso14a_set_timeout(fwt/(8*16));
1665 }
a8561e35 1666 sfgi = tb1 & 0x0f; // startup frame guard time integer (SFGI)
47b78133 1667 if (sfgi != 0 && sfgi != 15) {
a8561e35 1668 sfgt = 256 * 16 * (1 << sfgi); // startup frame guard time (SFGT) in 1/fc
47b78133 1669 NextTransferTime = MAX(NextTransferTime, Demod.endTime + (sfgt - DELAY_AIR2ARM_AS_READER - DELAY_ARM2AIR_AS_READER)/16);
1670 }
1671 }
1672 }
1673}
1674
1675
1676static int GetATQA(uint8_t *resp, uint8_t *resp_par) {
1677
a8561e35 1678#define WUPA_RETRY_TIMEOUT 10 // 10ms
a749b1e5 1679 uint8_t wupa[] = {ISO14443A_CMD_WUPA}; // 0x26 - REQA 0x52 - WAKE-UP
47b78133 1680
1681 uint32_t save_iso14a_timeout = iso14a_get_timeout();
a8561e35 1682 iso14a_set_timeout(1236/(16*8)+1); // response to WUPA is expected at exactly 1236/fc. No need to wait longer.
1683
47b78133 1684 uint32_t start_time = GetTickCount();
1685 int len;
a8561e35 1686
47b78133 1687 // we may need several tries if we did send an unknown command or a wrong authentication before...
1688 do {
1689 // Broadcast for a card, WUPA (0x52) will force response from all cards in the field
1690 ReaderTransmitBitsPar(wupa, 7, NULL, NULL);
1691 // Receive the ATQA
1692 len = ReaderReceive(resp, resp_par);
1693 } while (len == 0 && GetTickCount() <= start_time + WUPA_RETRY_TIMEOUT);
a8561e35 1694
47b78133 1695 iso14a_set_timeout(save_iso14a_timeout);
1696 return len;
1697}
1698
1699
de77d4ac 1700// performs iso14443a anticollision (optional) and card select procedure
1701// fills the uid and cuid pointer unless NULL
1702// fills the card info record unless NULL
a8561e35 1703// if anticollision is false, then the UID must be provided in uid_ptr[]
de77d4ac 1704// and num_cascades must be set (1: 4 Byte UID, 2: 7 Byte UID, 3: 10 Byte UID)
c04a4b60 1705// requests ATS unless no_rats is true
72622d64 1706int iso14443a_select_card(uint8_t *uid_ptr, iso14a_card_select_t *p_hi14a_card, uint32_t *cuid_ptr, bool anticollision, uint8_t num_cascades, bool no_rats) {
6a1f2d82 1707 uint8_t sel_all[] = { 0x93,0x20 };
1708 uint8_t sel_uid[] = { 0x93,0x70,0x00,0x00,0x00,0x00,0x00,0x00,0x00};
1709 uint8_t rats[] = { 0xE0,0x80,0x00,0x00 }; // FSD=256, FSDI=8, CID=0
f71f4deb 1710 uint8_t resp[MAX_FRAME_SIZE]; // theoretically. A usual RATS will be much smaller
1711 uint8_t resp_par[MAX_PARITY_SIZE];
72622d64 1712 uint8_t uid_resp[4];
6a1f2d82 1713 size_t uid_resp_len;
1714
1715 uint8_t sak = 0x04; // cascade uid
1716 int cascade_level = 0;
1717 int len;
1718
618c220c 1719 // init card struct
a749b1e5 1720 if (p_hi14a_card) {
618c220c
OM
1721 p_hi14a_card->uidlen = 0;
1722 memset(p_hi14a_card->uid, 0, 10);
1723 p_hi14a_card->ats_len = 0;
1724 }
1725
47b78133 1726 if (!GetATQA(resp, resp_par)) {
1727 return 0;
1728 }
6a1f2d82 1729
a749b1e5 1730 if (p_hi14a_card) {
6a1f2d82 1731 memcpy(p_hi14a_card->atqa, resp, 2);
6a1f2d82 1732 }
5f6d6c90 1733
de77d4ac 1734 if (anticollision) {
1735 // clear uid
1736 if (uid_ptr) {
1737 memset(uid_ptr,0,10);
1738 }
6a1f2d82 1739 }
79a73ab2 1740
ee1eadee 1741 // check for proprietary anticollision:
1742 if ((resp[0] & 0x1F) == 0) {
1743 return 3;
1744 }
a8561e35 1745
6a1f2d82 1746 // OK we will select at least at cascade 1, lets see if first byte of UID was 0x88 in
1747 // which case we need to make a cascade 2 request and select - this is a long UID
a8561e35 1748 // While the UID is not complete, the 3rd bit (from the right) is set in the SAK.
1749 for (; sak & 0x04; cascade_level++) {
6a1f2d82 1750 // SELECT_* (L1: 0x93, L2: 0x95, L3: 0x97)
1751 sel_uid[0] = sel_all[0] = 0x93 + cascade_level * 2;
1752
de77d4ac 1753 if (anticollision) {
1754 // SELECT_ALL
1755 ReaderTransmit(sel_all, sizeof(sel_all), NULL);
fc52fbd4 1756 if (!ReaderReceive(resp, resp_par)) {
1757 return 0;
1758 }
de77d4ac 1759
a8561e35 1760 if (Demod.collisionPos) { // we had a collision and need to construct the UID bit by bit
de77d4ac 1761 memset(uid_resp, 0, 4);
1762 uint16_t uid_resp_bits = 0;
1763 uint16_t collision_answer_offset = 0;
1764 // anti-collision-loop:
1765 while (Demod.collisionPos) {
1766 Dbprintf("Multiple tags detected. Collision after Bit %d", Demod.collisionPos);
a8561e35 1767 for (uint16_t i = collision_answer_offset; i < Demod.collisionPos; i++, uid_resp_bits++) { // add valid UID bits before collision point
de77d4ac 1768 uint16_t UIDbit = (resp[i/8] >> (i % 8)) & 0x01;
1769 uid_resp[uid_resp_bits / 8] |= UIDbit << (uid_resp_bits % 8);
1770 }
a8561e35 1771 uid_resp[uid_resp_bits/8] |= 1 << (uid_resp_bits % 8); // next time select the card(s) with a 1 in the collision position
de77d4ac 1772 uid_resp_bits++;
1773 // construct anticollosion command:
a8561e35 1774 sel_uid[1] = ((2 + uid_resp_bits/8) << 4) | (uid_resp_bits & 0x07); // length of data in bytes and bits
de77d4ac 1775 for (uint16_t i = 0; i <= uid_resp_bits/8; i++) {
1776 sel_uid[2+i] = uid_resp[i];
1777 }
1778 collision_answer_offset = uid_resp_bits%8;
1779 ReaderTransmitBits(sel_uid, 16 + uid_resp_bits, NULL);
fc52fbd4 1780 if (!ReaderReceiveOffset(resp, collision_answer_offset, resp_par)) {
1781 return 0;
1782 }
6a1f2d82 1783 }
de77d4ac 1784 // finally, add the last bits and BCC of the UID
1785 for (uint16_t i = collision_answer_offset; i < (Demod.len-1)*8; i++, uid_resp_bits++) {
1786 uint16_t UIDbit = (resp[i/8] >> (i%8)) & 0x01;
1787 uid_resp[uid_resp_bits/8] |= UIDbit << (uid_resp_bits % 8);
6a1f2d82 1788 }
de77d4ac 1789
a8561e35 1790 } else { // no collision, use the response to SELECT_ALL as current uid
de77d4ac 1791 memcpy(uid_resp, resp, 4);
e691fc45 1792 }
de77d4ac 1793 } else {
1794 if (cascade_level < num_cascades - 1) {
1795 uid_resp[0] = 0x88;
1796 memcpy(uid_resp+1, uid_ptr+cascade_level*3, 3);
1797 } else {
1798 memcpy(uid_resp, uid_ptr+cascade_level*3, 4);
e691fc45 1799 }
6a1f2d82 1800 }
1801 uid_resp_len = 4;
5f6d6c90 1802
6a1f2d82 1803 // calculate crypto UID. Always use last 4 Bytes.
1804 if(cuid_ptr) {
1805 *cuid_ptr = bytes_to_num(uid_resp, 4);
1806 }
e30c654b 1807
6a1f2d82 1808 // Construct SELECT UID command
a8561e35 1809 sel_uid[1] = 0x70; // transmitting a full UID (1 Byte cmd, 1 Byte NVB, 4 Byte UID, 1 Byte BCC, 2 Bytes CRC)
1810 memcpy(sel_uid+2, uid_resp, 4); // the UID received during anticollision, or the provided UID
1811 sel_uid[6] = sel_uid[2] ^ sel_uid[3] ^ sel_uid[4] ^ sel_uid[5]; // calculate and add BCC
1812 AppendCrc14443a(sel_uid, 7); // calculate and add CRC
6a1f2d82 1813 ReaderTransmit(sel_uid, sizeof(sel_uid), NULL);
1814
1815 // Receive the SAK
fc52fbd4 1816 if (!ReaderReceive(resp, resp_par)) {
1817 return 0;
1818 }
6a1f2d82 1819 sak = resp[0];
a8561e35 1820
de77d4ac 1821 // Test if more parts of the uid are coming
6a1f2d82 1822 if ((sak & 0x04) /* && uid_resp[0] == 0x88 */) {
1823 // Remove first byte, 0x88 is not an UID byte, it CT, see page 3 of:
1824 // http://www.nxp.com/documents/application_note/AN10927.pdf
6a1f2d82 1825 uid_resp[0] = uid_resp[1];
1826 uid_resp[1] = uid_resp[2];
a8561e35 1827 uid_resp[2] = uid_resp[3];
6a1f2d82 1828 uid_resp_len = 3;
1829 }
5f6d6c90 1830
de77d4ac 1831 if(uid_ptr && anticollision) {
6a1f2d82 1832 memcpy(uid_ptr + (cascade_level*3), uid_resp, uid_resp_len);
1833 }
5f6d6c90 1834
6a1f2d82 1835 if(p_hi14a_card) {
1836 memcpy(p_hi14a_card->uid + (cascade_level*3), uid_resp, uid_resp_len);
1837 p_hi14a_card->uidlen += uid_resp_len;
1838 }
1839 }
79a73ab2 1840
6a1f2d82 1841 if(p_hi14a_card) {
1842 p_hi14a_card->sak = sak;
6a1f2d82 1843 }
534983d7 1844
7376da5c 1845 // PICC compilant with iso14443a-4 ---> (SAK & 0x20 != 0)
a8561e35 1846 if( (sak & 0x20) == 0) return 2;
534983d7 1847
c04a4b60 1848 if (!no_rats) {
1849 // Request for answer to select
1850 AppendCrc14443a(rats, 2);
1851 ReaderTransmit(rats, sizeof(rats), NULL);
1c611bbd 1852
fc52fbd4 1853 if (!(len = ReaderReceive(resp, resp_par))) {
1854 return 0;
1855 }
5191b3d1 1856
c04a4b60 1857 if(p_hi14a_card) {
1858 memcpy(p_hi14a_card->ats, resp, len);
1859 p_hi14a_card->ats_len = len;
1860 }
19a700a8 1861
c04a4b60 1862 // reset the PCB block number
1863 iso14_pcb_blocknum = 0;
19a700a8 1864
47b78133 1865 // set default timeout and delay next transfer based on ATS
1866 iso14a_set_ATS_times(resp);
a8561e35 1867
c04a4b60 1868 }
a8561e35 1869 return 1;
7e758047 1870}
15c4dc5a 1871
6e49717b 1872
7bc95e2e 1873void iso14443a_setup(uint8_t fpga_minor_mode) {
7cc204bf 1874 FpgaDownloadAndGo(FPGA_BITSTREAM_HF);
9492e0b0 1875 // Set up the synchronous serial port
6a5d4e17 1876 FpgaSetupSsc(FPGA_MAJOR_MODE_HF_ISO14443A);
7bc95e2e 1877 // connect Demodulated Signal to ADC:
7e758047 1878 SetAdcMuxFor(GPIO_MUXSEL_HIPKD);
e30c654b 1879
7e758047 1880 // Signal field is on with the appropriate LED
7bc95e2e 1881 if (fpga_minor_mode == FPGA_HF_ISO14443A_READER_MOD
1882 || fpga_minor_mode == FPGA_HF_ISO14443A_READER_LISTEN) {
1883 LED_D_ON();
1884 } else {
1885 LED_D_OFF();
1886 }
1887 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A | fpga_minor_mode);
534983d7 1888
a8561e35 1889 // Set ADC to read field strength
1890 AT91C_BASE_ADC->ADC_CR = AT91C_ADC_SWRST;
1891 AT91C_BASE_ADC->ADC_MR =
1892 ADC_MODE_PRESCALE(63) |
1893 ADC_MODE_STARTUP_TIME(1) |
1894 ADC_MODE_SAMPLE_HOLD_TIME(15);
1895 AT91C_BASE_ADC->ADC_CHER = ADC_CHANNEL(ADC_CHAN_HF_LOW);
1896
7bc95e2e 1897 // Start the timer
1898 StartCountSspClk();
a8561e35 1899
7bc95e2e 1900 DemodReset();
1901 UartReset();
a8561e35 1902 LastTimeProxToAirStart = 0;
1903 FpgaSendQueueDelay = 0;
1904 LastProxToAirDuration = 20; // arbitrary small value. Avoid lock in EmGetCmd()
7bc95e2e 1905 NextTransferTime = 2*DELAY_ARM2AIR_AS_READER;
6e49717b 1906 iso14a_set_timeout(1060); // 10ms default
7e758047 1907}
15c4dc5a 1908
ba4f95b4 1909/* Peter Fillmore 2015
1910Added card id field to the function
1911 info from ISO14443A standard
1912b1 = Block Number
1913b2 = RFU (always 1)
1914b3 = depends on block
1915b4 = Card ID following if set to 1
1916b5 = depends on block type
1917b6 = depends on block type
1918b7,b8 = block type.
1919Coding of I-BLOCK:
1920b8 b7 b6 b5 b4 b3 b2 b1
19210 0 0 x x x 1 x
1922b5 = chaining bit
1923Coding of R-block:
1924b8 b7 b6 b5 b4 b3 b2 b1
19251 0 1 x x 0 1 x
1926b5 = ACK/NACK
1927Coding of S-block:
1928b8 b7 b6 b5 b4 b3 b2 b1
a8561e35 19291 1 x x x 0 1 0
ba4f95b4 1930b5,b6 = 00 - DESELECT
a8561e35 1931 11 - WTX
1932*/
189b8177 1933int iso14_apdu(uint8_t *cmd, uint16_t cmd_len, bool send_chaining, void *data, uint8_t *res) {
6a1f2d82 1934 uint8_t parity[MAX_PARITY_SIZE];
b7d3e899 1935 uint8_t real_cmd[cmd_len + 4];
a8561e35 1936
39cc1c87
OM
1937 if (cmd_len) {
1938 // ISO 14443 APDU frame: PCB [CID] [NAD] APDU CRC PCB=0x02
a8561e35 1939 real_cmd[0] = 0x02; // bnr,nad,cid,chn=0; i-block(0x00)
189b8177 1940 if (send_chaining) {
1941 real_cmd[0] |= 0x10;
1942 }
39cc1c87
OM
1943 // put block number into the PCB
1944 real_cmd[0] |= iso14_pcb_blocknum;
1945 memcpy(real_cmd + 1, cmd, cmd_len);
1946 } else {
1947 // R-block. ACK
a8561e35 1948 real_cmd[0] = 0xA2; // r-block + ACK
39cc1c87
OM
1949 real_cmd[0] |= iso14_pcb_blocknum;
1950 }
b7d3e899 1951 AppendCrc14443a(real_cmd, cmd_len + 1);
a8561e35 1952
b7d3e899 1953 ReaderTransmit(real_cmd, cmd_len + 3, NULL);
1954
6a1f2d82 1955 size_t len = ReaderReceive(data, parity);
1956 uint8_t *data_bytes = (uint8_t *) data;
b7d3e899 1957
1958 if (!len) {
b0127e65 1959 return 0; //DATA LINK ERROR
a8561e35 1960 } else {
1961 // S-Block WTX
1962 while (len && ((data_bytes[0] & 0xF2) == 0xF2)) {
7c7327e7 1963 uint32_t save_iso14a_timeout = iso14a_get_timeout();
db68bcdb 1964 // temporarily increase timeout
7c7327e7 1965 iso14a_set_timeout(MAX((data_bytes[1] & 0x3f) * save_iso14a_timeout, MAX_ISO14A_TIMEOUT));
a8561e35 1966 // Transmit WTX back
a63505c9 1967 // byte1 - WTXM [1..59]. command FWT=FWT*WTXM
1968 data_bytes[1] = data_bytes[1] & 0x3f; // 2 high bits mandatory set to 0b
1969 // now need to fix CRC.
1970 AppendCrc14443a(data_bytes, len - 2);
1971 // transmit S-Block
1972 ReaderTransmit(data_bytes, len, NULL);
a8561e35 1973 // retrieve the result again (with increased timeout)
a63505c9 1974 len = ReaderReceive(data, parity);
1975 data_bytes = data;
db68bcdb 1976 // restore timeout
7c7327e7 1977 iso14a_set_timeout(save_iso14a_timeout);
a63505c9 1978 }
1979
1980 // if we received an I- or R(ACK)-Block with a block number equal to the
1981 // current block number, toggle the current block number
b7d3e899 1982 if (len >= 3 // PCB+CRC = 3 bytes
a8561e35 1983 && ((data_bytes[0] & 0xC0) == 0 // I-Block
1984 || (data_bytes[0] & 0xD0) == 0x80) // R-Block with ACK bit set to 0
1985 && (data_bytes[0] & 0x01) == iso14_pcb_blocknum) // equal block numbers
b7d3e899 1986 {
1987 iso14_pcb_blocknum ^= 1;
1988 }
a8561e35 1989
39cc1c87
OM
1990 // if we received I-block with chaining we need to send ACK and receive another block of data
1991 if (res)
1992 *res = data_bytes[0];
b0127e65 1993
b7d3e899 1994 // crc check
39cc1c87 1995 if (len >= 3 && !CheckCrc14443(CRC_14443_A, data_bytes, len)) {
b7d3e899 1996 return -1;
1997 }
a8561e35 1998
b7d3e899 1999 }
a8561e35 2000
c719d385
OM
2001 if (len) {
2002 // cut frame byte
2003 len -= 1;
2004 // memmove(data_bytes, data_bytes + 1, len);
2005 for (int i = 0; i < len; i++)
2006 data_bytes[i] = data_bytes[i + 1];
2007 }
a8561e35 2008
534983d7 2009 return len;
2010}
2011
6e49717b 2012
7e758047 2013//-----------------------------------------------------------------------------
2014// Read an ISO 14443a tag. Send out commands and store answers.
2015//
2016//-----------------------------------------------------------------------------
a749b1e5 2017void ReaderIso14443a(UsbCommand *c) {
2018
534983d7 2019 iso14a_command_t param = c->arg[0];
7bc95e2e 2020 uint8_t *cmd = c->d.asBytes;
04bc1c66 2021 size_t len = c->arg[1] & 0xffff;
2022 size_t lenbits = c->arg[1] >> 16;
2023 uint32_t timeout = c->arg[2];
9492e0b0 2024 uint32_t arg0 = 0;
72622d64 2025 uint8_t buf[USB_CMD_DATA_SIZE] = {0};
6a1f2d82 2026 uint8_t par[MAX_PARITY_SIZE];
f1a983a3 2027 bool cantSELECT = false;
a8561e35 2028
eb6e8de4 2029 set_tracing(true);
a8561e35 2030
929b61c6 2031 if (param & ISO14A_CLEAR_TRACE) {
3000dc4e 2032 clear_trace();
5f6d6c90 2033 }
e691fc45 2034
929b61c6 2035 if (param & ISO14A_REQUEST_TRIGGER) {
de77d4ac 2036 iso14a_set_trigger(true);
9492e0b0 2037 }
15c4dc5a 2038
929b61c6 2039 if (param & ISO14A_CONNECT) {
f1a983a3 2040 LED_A_ON();
7bc95e2e 2041 iso14443a_setup(FPGA_HF_ISO14443A_READER_LISTEN);
5f6d6c90 2042 if(!(param & ISO14A_NO_SELECT)) {
2043 iso14a_card_select_t *card = (iso14a_card_select_t*)buf;
c04a4b60 2044 arg0 = iso14443a_select_card(NULL, card, NULL, true, 0, param & ISO14A_NO_RATS);
f1a983a3 2045
2046 // if we cant select then we cant send data
499df908 2047 if (arg0 != 1 && arg0 != 2) {
2048 // 1 - all is OK with ATS, 2 - without ATS
2049 cantSELECT = true;
2050 }
fc52fbd4 2051 FpgaDisableTracing();
f1a983a3 2052 LED_B_ON();
929b61c6 2053 cmd_send(CMD_NACK,arg0,card->uidlen,0,buf,sizeof(iso14a_card_select_t));
f1a983a3 2054 LED_B_OFF();
5f6d6c90 2055 }
534983d7 2056 }
e30c654b 2057
929b61c6 2058 if (param & ISO14A_SET_TIMEOUT) {
04bc1c66 2059 iso14a_set_timeout(timeout);
534983d7 2060 }
e30c654b 2061
929b61c6 2062 if (param & ISO14A_APDU && !cantSELECT) {
39cc1c87 2063 uint8_t res;
189b8177 2064 arg0 = iso14_apdu(cmd, len, (param & ISO14A_SEND_CHAINING), buf, &res);
fc52fbd4 2065 FpgaDisableTracing();
f1a983a3 2066 LED_B_ON();
39cc1c87 2067 cmd_send(CMD_ACK, arg0, res, 0, buf, sizeof(buf));
f1a983a3 2068 LED_B_OFF();
534983d7 2069 }
e30c654b 2070
929b61c6 2071 if (param & ISO14A_RAW && !cantSELECT) {
2072 if (param & ISO14A_APPEND_CRC) {
48ece4a7 2073 if(param & ISO14A_TOPAZMODE) {
2074 AppendCrc14443b(cmd,len);
2075 } else {
2076 AppendCrc14443a(cmd,len);
2077 }
534983d7 2078 len += 2;
c7324bef 2079 if (lenbits) lenbits += 16;
15c4dc5a 2080 }
929b61c6 2081 if (lenbits > 0) { // want to send a specific number of bits (e.g. short commands)
2082 if (param & ISO14A_TOPAZMODE) {
48ece4a7 2083 int bits_to_send = lenbits;
2084 uint16_t i = 0;
a8561e35 2085 ReaderTransmitBitsPar(&cmd[i++], MIN(bits_to_send, 7), NULL, NULL); // first byte is always short (7bits) and no parity
48ece4a7 2086 bits_to_send -= 7;
2087 while (bits_to_send > 0) {
a8561e35 2088 ReaderTransmitBitsPar(&cmd[i++], MIN(bits_to_send, 8), NULL, NULL); // following bytes are 8 bit and no parity
48ece4a7 2089 bits_to_send -= 8;
2090 }
2091 } else {
2092 GetParity(cmd, lenbits/8, par);
a8561e35 2093 ReaderTransmitBitsPar(cmd, lenbits, par, NULL); // bytes are 8 bit with odd parity
48ece4a7 2094 }
a8561e35 2095 } else { // want to send complete bytes only
929b61c6 2096 if (param & ISO14A_TOPAZMODE) {
48ece4a7 2097 uint16_t i = 0;
a8561e35 2098 ReaderTransmitBitsPar(&cmd[i++], 7, NULL, NULL); // first byte: 7 bits, no paritiy
48ece4a7 2099 while (i < len) {
a8561e35 2100 ReaderTransmitBitsPar(&cmd[i++], 8, NULL, NULL); // following bytes: 8 bits, no paritiy
48ece4a7 2101 }
2102 } else {
a8561e35 2103 ReaderTransmit(cmd,len, NULL); // 8 bits, odd parity
48ece4a7 2104 }
5f6d6c90 2105 }
6a1f2d82 2106 arg0 = ReaderReceive(buf, par);
fc52fbd4 2107 FpgaDisableTracing();
f1a983a3 2108
2109 LED_B_ON();
929b61c6 2110 cmd_send(CMD_ACK, arg0, 0, 0, buf, sizeof(buf));
f1a983a3 2111 LED_B_OFF();
534983d7 2112 }
15c4dc5a 2113
929b61c6 2114 if (param & ISO14A_REQUEST_TRIGGER) {
de77d4ac 2115 iso14a_set_trigger(false);
9492e0b0 2116 }
15c4dc5a 2117
929b61c6 2118 if (param & ISO14A_NO_DISCONNECT) {
534983d7 2119 return;
9492e0b0 2120 }
15c4dc5a 2121
15c4dc5a 2122 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
2123 LEDsoff();
15c4dc5a 2124}
b0127e65 2125
1c611bbd 2126
1c611bbd 2127// Determine the distance between two nonces.
2128// Assume that the difference is small, but we don't know which is first.
2129// Therefore try in alternating directions.
6e49717b 2130static int32_t dist_nt(uint32_t nt1, uint32_t nt2) {
1c611bbd 2131
2132 uint16_t i;
2133 uint32_t nttmp1, nttmp2;
e772353f 2134
1c611bbd 2135 if (nt1 == nt2) return 0;
2136
2137 nttmp1 = nt1;
2138 nttmp2 = nt2;
a8561e35 2139
1c611bbd 2140 for (i = 1; i < 32768; i++) {
2141 nttmp1 = prng_successor(nttmp1, 1);
2142 if (nttmp1 == nt2) return i;
2143 nttmp2 = prng_successor(nttmp2, 1);
dc8ba239 2144 if (nttmp2 == nt1) return -i;
1c611bbd 2145 }
a8561e35 2146
1c611bbd 2147 return(-99999); // either nt1 or nt2 are invalid nonces
e772353f 2148}
2149
e772353f 2150
1c611bbd 2151//-----------------------------------------------------------------------------
2152// Recover several bits of the cypher stream. This implements (first stages of)
2153// the algorithm described in "The Dark Side of Security by Obscurity and
2154// Cloning MiFare Classic Rail and Building Passes, Anywhere, Anytime"
2155// (article by Nicolas T. Courtois, 2009)
2156//-----------------------------------------------------------------------------
2157void ReaderMifare(bool first_try)
2158{
2159 // Mifare AUTH
2160 uint8_t mf_auth[] = { 0x60,0x00,0xf5,0x7b };
2161 uint8_t mf_nr_ar[] = { 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00 };
2162 static uint8_t mf_nr_ar3;
e772353f 2163
f71f4deb 2164 uint8_t receivedAnswer[MAX_MIFARE_FRAME_SIZE];
2165 uint8_t receivedAnswerPar[MAX_MIFARE_PARITY_SIZE];
7bc95e2e 2166
664e132f 2167 iso14443a_setup(FPGA_HF_ISO14443A_READER_MOD);
a8561e35 2168
f71f4deb 2169 // free eventually allocated BigBuf memory. We want all for tracing.
2170 BigBuf_free();
a8561e35 2171
3000dc4e 2172 clear_trace();
de77d4ac 2173 set_tracing(true);
e772353f 2174
664e132f 2175 uint8_t nt_diff = 0;
a8561e35 2176 uint8_t par[1] = {0}; // maximum 8 Bytes to be sent here, 1 byte parity is therefore enough
664e132f 2177 static uint8_t par_low = 0;
de77d4ac 2178 bool led_on = true;
ca4714cd 2179 uint8_t uid[10] ={0};
1c611bbd 2180 uint32_t cuid;
e772353f 2181
6a1f2d82 2182 uint32_t nt = 0;
2ed270a8 2183 uint32_t previous_nt = 0;
1c611bbd 2184 static uint32_t nt_attacked = 0;
664e132f 2185 uint8_t par_list[8] = {0x00};
2186 uint8_t ks_list[8] = {0x00};
e772353f 2187
dfb387bf 2188 #define PRNG_SEQUENCE_LENGTH (1 << 16);
664e132f 2189 uint32_t sync_time = GetCountSspClk() & 0xfffffff8;
8c6b2298 2190 static int32_t sync_cycles;
1c611bbd 2191 int catch_up_cycles = 0;
2192 int last_catch_up = 0;
8c6b2298 2193 uint16_t elapsed_prng_sequences;
1c611bbd 2194 uint16_t consecutive_resyncs = 0;
2195 int isOK = 0;
e772353f 2196
a8561e35 2197 if (first_try) {
1c611bbd 2198 mf_nr_ar3 = 0;
664e132f 2199 par[0] = par_low = 0;
a8561e35 2200 sync_cycles = PRNG_SEQUENCE_LENGTH; // theory: Mifare Classic's random generator repeats every 2^16 cycles (and so do the tag nonces).
1c611bbd 2201 nt_attacked = 0;
1c611bbd 2202 }
2203 else {
2204 // we were unsuccessful on a previous call. Try another READER nonce (first 3 parity bits remain the same)
1c611bbd 2205 mf_nr_ar3++;
2206 mf_nr_ar[3] = mf_nr_ar3;
6a1f2d82 2207 par[0] = par_low;
1c611bbd 2208 }
e30c654b 2209
15c4dc5a 2210 LED_A_ON();
2211 LED_B_OFF();
2212 LED_C_OFF();
dc8ba239 2213
a8561e35 2214
2215 #define MAX_UNEXPECTED_RANDOM 4 // maximum number of unexpected (i.e. real) random numbers when trying to sync. Then give up.
2216 #define MAX_SYNC_TRIES 32
2217 #define SYNC_TIME_BUFFER 16 // if there is only SYNC_TIME_BUFFER left before next planned sync, wait for next PRNG cycle
2218 #define NUM_DEBUG_INFOS 8 // per strategy
2219 #define MAX_STRATEGY 3
dfb387bf 2220 uint16_t unexpected_random = 0;
2221 uint16_t sync_tries = 0;
2222 int16_t debug_info_nr = -1;
8c6b2298 2223 uint16_t strategy = 0;
2224 int32_t debug_info[MAX_STRATEGY][NUM_DEBUG_INFOS];
2225 uint32_t select_time;
2226 uint32_t halt_time;
a8561e35 2227
2228 for (uint16_t i = 0; true; i++) {
2229
dc8ba239 2230 LED_C_ON();
1c611bbd 2231 WDT_HIT();
e30c654b 2232
1c611bbd 2233 // Test if the action was cancelled
2234 if(BUTTON_PRESS()) {
dc8ba239 2235 isOK = -1;
1c611bbd 2236 break;
2237 }
a8561e35 2238
8c6b2298 2239 if (strategy == 2) {
2240 // test with additional hlt command
2241 halt_time = 0;
2242 int len = mifare_sendcmd_short(NULL, false, 0x50, 0x00, receivedAnswer, receivedAnswerPar, &halt_time);
2243 if (len && MF_DBGLEVEL >= 3) {
2244 Dbprintf("Unexpected response of %d bytes to hlt command (additional debugging).", len);
2245 }
2246 }
2247
2248 if (strategy == 3) {
2249 // test with FPGA power off/on
2250 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
2251 SpinDelay(200);
2252 iso14443a_setup(FPGA_HF_ISO14443A_READER_MOD);
2253 SpinDelay(100);
2254 }
a8561e35 2255
c04a4b60 2256 if(!iso14443a_select_card(uid, NULL, &cuid, true, 0, true)) {
a8561e35 2257 if (MF_DBGLEVEL >= 1) Dbprintf("Mifare: Can't select card");
1c611bbd 2258 continue;
2259 }
8c6b2298 2260 select_time = GetCountSspClk();
1c611bbd 2261
8c6b2298 2262 elapsed_prng_sequences = 1;
dfb387bf 2263 if (debug_info_nr == -1) {
2264 sync_time = (sync_time & 0xfffffff8) + sync_cycles + catch_up_cycles;
2265 catch_up_cycles = 0;
1c611bbd 2266
664e132f 2267 // if we missed the sync time already or are about to miss it, advance to the next nonce repeat
2268 while(sync_time < GetCountSspClk() + SYNC_TIME_BUFFER) {
8c6b2298 2269 elapsed_prng_sequences++;
dfb387bf 2270 sync_time = (sync_time & 0xfffffff8) + sync_cycles;
2271 }
e30c654b 2272
a8561e35 2273 // Transmit MIFARE_CLASSIC_AUTH at synctime. Should result in returning the same tag nonce (== nt_attacked)
dfb387bf 2274 ReaderTransmit(mf_auth, sizeof(mf_auth), &sync_time);
2275 } else {
8c6b2298 2276 // collect some information on tag nonces for debugging:
a8561e35 2277 #define DEBUG_FIXED_SYNC_CYCLES PRNG_SEQUENCE_LENGTH
8c6b2298 2278 if (strategy == 0) {
2279 // nonce distances at fixed time after card select:
2280 sync_time = select_time + DEBUG_FIXED_SYNC_CYCLES;
2281 } else if (strategy == 1) {
2282 // nonce distances at fixed time between authentications:
2283 sync_time = sync_time + DEBUG_FIXED_SYNC_CYCLES;
2284 } else if (strategy == 2) {
2285 // nonce distances at fixed time after halt:
2286 sync_time = halt_time + DEBUG_FIXED_SYNC_CYCLES;
2287 } else {
2288 // nonce_distances at fixed time after power on
2289 sync_time = DEBUG_FIXED_SYNC_CYCLES;
2290 }
2291 ReaderTransmit(mf_auth, sizeof(mf_auth), &sync_time);
a8561e35 2292 }
f89c7050 2293
1c611bbd 2294 // Receive the (4 Byte) "random" nonce
6a1f2d82 2295 if (!ReaderReceive(receivedAnswer, receivedAnswerPar)) {
a8561e35 2296 if (MF_DBGLEVEL >= 1) Dbprintf("Mifare: Couldn't receive tag nonce");
1c611bbd 2297 continue;
2298 }
2299
1c611bbd 2300 previous_nt = nt;
2301 nt = bytes_to_num(receivedAnswer, 4);
2302
2303 // Transmit reader nonce with fake par
9492e0b0 2304 ReaderTransmitPar(mf_nr_ar, sizeof(mf_nr_ar), par, NULL);
1c611bbd 2305
2306 if (first_try && previous_nt && !nt_attacked) { // we didn't calibrate our clock yet
2307 int nt_distance = dist_nt(previous_nt, nt);
2308 if (nt_distance == 0) {
2309 nt_attacked = nt;
dfb387bf 2310 } else {
dc8ba239 2311 if (nt_distance == -99999) { // invalid nonce received
dfb387bf 2312 unexpected_random++;
8c6b2298 2313 if (unexpected_random > MAX_UNEXPECTED_RANDOM) {
a8561e35 2314 isOK = -3; // Card has an unpredictable PRNG. Give up
dc8ba239 2315 break;
2316 } else {
a8561e35 2317 continue; // continue trying...
dc8ba239 2318 }
1c611bbd 2319 }
dfb387bf 2320 if (++sync_tries > MAX_SYNC_TRIES) {
8c6b2298 2321 if (strategy > MAX_STRATEGY || MF_DBGLEVEL < 3) {
a8561e35 2322 isOK = -4; // Card's PRNG runs at an unexpected frequency or resets unexpectedly
dfb387bf 2323 break;
a8561e35 2324 } else { // continue for a while, just to collect some debug info
8c6b2298 2325 debug_info[strategy][debug_info_nr] = nt_distance;
2326 debug_info_nr++;
2327 if (debug_info_nr == NUM_DEBUG_INFOS) {
2328 strategy++;
2329 debug_info_nr = 0;
2330 }
dfb387bf 2331 continue;
2332 }
2333 }
8c6b2298 2334 sync_cycles = (sync_cycles - nt_distance/elapsed_prng_sequences);
dfb387bf 2335 if (sync_cycles <= 0) {
2336 sync_cycles += PRNG_SEQUENCE_LENGTH;
2337 }
2338 if (MF_DBGLEVEL >= 3) {
8c6b2298 2339 Dbprintf("calibrating in cycle %d. nt_distance=%d, elapsed_prng_sequences=%d, new sync_cycles: %d\n", i, nt_distance, elapsed_prng_sequences, sync_cycles);
dfb387bf 2340 }
1c611bbd 2341 continue;
2342 }
2343 }
2344
a8561e35 2345 if ((nt != nt_attacked) && nt_attacked) { // we somehow lost sync. Try to catch up again...
1c611bbd 2346 catch_up_cycles = -dist_nt(nt_attacked, nt);
a8561e35 2347 if (catch_up_cycles == 99999) { // invalid nonce received. Don't resync on that one.
1c611bbd 2348 catch_up_cycles = 0;
2349 continue;
2350 }
8c6b2298 2351 catch_up_cycles /= elapsed_prng_sequences;
1c611bbd 2352 if (catch_up_cycles == last_catch_up) {
2353 consecutive_resyncs++;
2354 }
2355 else {
2356 last_catch_up = catch_up_cycles;
a8561e35 2357 consecutive_resyncs = 0;
1c611bbd 2358 }
2359 if (consecutive_resyncs < 3) {
9492e0b0 2360 if (MF_DBGLEVEL >= 3) Dbprintf("Lost sync in cycle %d. nt_distance=%d. Consecutive Resyncs = %d. Trying one time catch up...\n", i, -catch_up_cycles, consecutive_resyncs);
1c611bbd 2361 }
a8561e35 2362 else {
1c611bbd 2363 sync_cycles = sync_cycles + catch_up_cycles;
9492e0b0 2364 if (MF_DBGLEVEL >= 3) Dbprintf("Lost sync in cycle %d for the fourth time consecutively (nt_distance = %d). Adjusting sync_cycles to %d.\n", i, -catch_up_cycles, sync_cycles);
8c6b2298 2365 last_catch_up = 0;
2366 catch_up_cycles = 0;
2367 consecutive_resyncs = 0;
1c611bbd 2368 }
2369 continue;
2370 }
a8561e35 2371
1c611bbd 2372 consecutive_resyncs = 0;
a8561e35 2373
1c611bbd 2374 // Receive answer. This will be a 4 Bit NACK when the 8 parity bits are OK after decoding
8c6b2298 2375 if (ReaderReceive(receivedAnswer, receivedAnswerPar)) {
a8561e35 2376 catch_up_cycles = 8; // the PRNG is delayed by 8 cycles due to the NAC (4Bits = 0x05 encrypted) transfer
2377
8c6b2298 2378 if (nt_diff == 0) {
6a1f2d82 2379 par_low = par[0] & 0xE0; // there is no need to check all parities for other nt_diff. Parity Bits for mf_nr_ar[0..2] won't change
1c611bbd 2380 }
2381
2382 led_on = !led_on;
2383 if(led_on) LED_B_ON(); else LED_B_OFF();
2384
6a1f2d82 2385 par_list[nt_diff] = SwapBits(par[0], 8);
1c611bbd 2386 ks_list[nt_diff] = receivedAnswer[0] ^ 0x05;
2387
2388 // Test if the information is complete
2389 if (nt_diff == 0x07) {
2390 isOK = 1;
2391 break;
2392 }
2393
2394 nt_diff = (nt_diff + 1) & 0x07;
2395 mf_nr_ar[3] = (mf_nr_ar[3] & 0x1F) | (nt_diff << 5);
6a1f2d82 2396 par[0] = par_low;
1c611bbd 2397 } else {
2398 if (nt_diff == 0 && first_try)
2399 {
6a1f2d82 2400 par[0]++;
a8561e35 2401 if (par[0] == 0x00) { // tried all 256 possible parities without success. Card doesn't send NACK.
dc8ba239 2402 isOK = -2;
2403 break;
2404 }
1c611bbd 2405 } else {
6a1f2d82 2406 par[0] = ((par[0] & 0x1F) + 1) | par_low;
1c611bbd 2407 }
2408 }
2409 }
2410
1c611bbd 2411
2412 mf_nr_ar[3] &= 0x1F;
dfb387bf 2413
2414 if (isOK == -4) {
2415 if (MF_DBGLEVEL >= 3) {
8c6b2298 2416 for (uint16_t i = 0; i <= MAX_STRATEGY; i++) {
a8561e35 2417 for (uint16_t j = 0; j < NUM_DEBUG_INFOS; j++) {
8c6b2298 2418 Dbprintf("collected debug info[%d][%d] = %d", i, j, debug_info[i][j]);
2419 }
dfb387bf 2420 }
2421 }
2422 }
a8561e35 2423
fc52fbd4 2424 FpgaDisableTracing();
2425
664e132f 2426 uint8_t buf[32];
1c611bbd 2427 memcpy(buf + 0, uid, 4);
2428 num_to_bytes(nt, 4, buf + 4);
2429 memcpy(buf + 8, par_list, 8);
2430 memcpy(buf + 16, ks_list, 8);
664e132f 2431 memcpy(buf + 24, mf_nr_ar, 8);
a8561e35 2432
664e132f 2433 cmd_send(CMD_ACK, isOK, 0, 0, buf, 32);
1c611bbd 2434
2435 // Thats it...
2436 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF);
2437 LEDsoff();
7bc95e2e 2438
de77d4ac 2439 set_tracing(false);
20f9a2a1 2440}
1c611bbd 2441
d2f487af 2442
b62a5a84 2443//-----------------------------------------------------------------------------
a8561e35 2444// MIFARE sniffer.
2445//
b62a5a84 2446//-----------------------------------------------------------------------------
5cd9ec01
M
2447void RAMFUNC SniffMifare(uint8_t param) {
2448 // param:
2449 // bit 0 - trigger from first card answer
2450 // bit 1 - trigger from first reader 7-bit request
39864b0b
M
2451
2452 // C(red) A(yellow) B(green)
b62a5a84 2453 LEDsoff();
1523527f 2454 LED_A_ON();
a8561e35 2455
b62a5a84 2456 // init trace buffer
3000dc4e 2457 clear_trace();
de77d4ac 2458 set_tracing(true);
b62a5a84 2459
b62a5a84
M
2460 // The command (reader -> tag) that we're receiving.
2461 // The length of a received command will in most cases be no more than 18 bytes.
2462 // So 32 should be enough!
f71f4deb 2463 uint8_t receivedCmd[MAX_MIFARE_FRAME_SIZE];
2464 uint8_t receivedCmdPar[MAX_MIFARE_PARITY_SIZE];
b62a5a84 2465 // The response (tag -> reader) that we're receiving.
f71f4deb 2466 uint8_t receivedResponse[MAX_MIFARE_FRAME_SIZE];
2467 uint8_t receivedResponsePar[MAX_MIFARE_PARITY_SIZE];
b62a5a84 2468
09ffd16e 2469 iso14443a_setup(FPGA_HF_ISO14443A_SNIFFER);
2470
f71f4deb 2471 // free eventually allocated BigBuf memory
2472 BigBuf_free();
2473 // allocate the DMA buffer, used to stream samples from the FPGA
2474 uint8_t *dmaBuf = BigBuf_malloc(DMA_BUFFER_SIZE);
7bc95e2e 2475 uint8_t *data = dmaBuf;
2476 uint8_t previous_data = 0;
5cd9ec01
M
2477 int maxDataLen = 0;
2478 int dataLen = 0;
de77d4ac 2479 bool ReaderIsActive = false;
2480 bool TagIsActive = false;
7bc95e2e 2481
b62a5a84 2482 // Set up the demodulator for tag -> reader responses.
6a1f2d82 2483 DemodInit(receivedResponse, receivedResponsePar);
b62a5a84
M
2484
2485 // Set up the demodulator for the reader -> tag commands
6a1f2d82 2486 UartInit(receivedCmd, receivedCmdPar);
b62a5a84
M
2487
2488 // Setup for the DMA.
7bc95e2e 2489 FpgaSetupSscDma((uint8_t *)dmaBuf, DMA_BUFFER_SIZE); // set transfer address and number of bytes. Start transfer.
b62a5a84 2490
39864b0b
M
2491 // init sniffer
2492 MfSniffInit();
b62a5a84 2493
b62a5a84 2494 // And now we loop, receiving samples.
a8561e35 2495 for (uint32_t sniffCounter = 0; true; ) {
2496
5cd9ec01 2497 if(BUTTON_PRESS()) {
8ec06f5e 2498 DbpString("Canceled by button.");
7bc95e2e 2499 break;
5cd9ec01
M
2500 }
2501
b62a5a84 2502 WDT_HIT();
a8561e35 2503
2504 if ((sniffCounter & 0x0000FFFF) == 0) { // from time to time
7bc95e2e 2505 // check if a transaction is completed (timeout after 2000ms).
2506 // if yes, stop the DMA transfer and send what we have so far to the client
a8561e35 2507 if (MfSniffSend(2000)) {
7bc95e2e 2508 // Reset everything - we missed some sniffed data anyway while the DMA was stopped
2509 sniffCounter = 0;
2510 data = dmaBuf;
2511 maxDataLen = 0;
de77d4ac 2512 ReaderIsActive = false;
2513 TagIsActive = false;
7bc95e2e 2514 FpgaSetupSscDma((uint8_t *)dmaBuf, DMA_BUFFER_SIZE); // set transfer address and number of bytes. Start transfer.
39864b0b 2515 }
39864b0b 2516 }
a8561e35 2517
2518 int register readBufDataP = data - dmaBuf; // number of bytes we have processed so far
7bc95e2e 2519 int register dmaBufDataP = DMA_BUFFER_SIZE - AT91C_BASE_PDC_SSC->PDC_RCR; // number of bytes already transferred
a8561e35 2520 if (readBufDataP <= dmaBufDataP){ // we are processing the same block of data which is currently being transferred
2521 dataLen = dmaBufDataP - readBufDataP; // number of bytes still to be processed
2522 } else {
7bc95e2e 2523 dataLen = DMA_BUFFER_SIZE - readBufDataP + dmaBufDataP; // number of bytes still to be processed
5cd9ec01
M
2524 }
2525 // test for length of buffer
a8561e35 2526 if(dataLen > maxDataLen) { // we are more behind than ever...
2527 maxDataLen = dataLen;
f71f4deb 2528 if(dataLen > (9 * DMA_BUFFER_SIZE / 10)) {
5cd9ec01 2529 Dbprintf("blew circular buffer! dataLen=0x%x", dataLen);
7bc95e2e 2530 break;
b62a5a84
M
2531 }
2532 }
5cd9ec01 2533 if(dataLen < 1) continue;
b62a5a84 2534
7bc95e2e 2535 // primary buffer was stopped ( <-- we lost data!
5cd9ec01
M
2536 if (!AT91C_BASE_PDC_SSC->PDC_RCR) {
2537 AT91C_BASE_PDC_SSC->PDC_RPR = (uint32_t) dmaBuf;
2538 AT91C_BASE_PDC_SSC->PDC_RCR = DMA_BUFFER_SIZE;
55acbb2a 2539 Dbprintf("RxEmpty ERROR!!! data length:%d", dataLen); // temporary
5cd9ec01
M
2540 }
2541 // secondary buffer sets as primary, secondary buffer was stopped
2542 if (!AT91C_BASE_PDC_SSC->PDC_RNCR) {
2543 AT91C_BASE_PDC_SSC->PDC_RNPR = (uint32_t) dmaBuf;
b62a5a84
M
2544 AT91C_BASE_PDC_SSC->PDC_RNCR = DMA_BUFFER_SIZE;
2545 }
5cd9ec01 2546
7bc95e2e 2547 if (sniffCounter & 0x01) {
b62a5a84 2548
a8561e35 2549 if(!TagIsActive) { // no need to try decoding tag data if the reader is sending
7bc95e2e 2550 uint8_t readerdata = (previous_data & 0xF0) | (*data >> 4);
2551 if(MillerDecoding(readerdata, (sniffCounter-1)*4)) {
feb328c9 2552
de77d4ac 2553 if (MfSniffLogic(receivedCmd, Uart.len, Uart.parity, Uart.bitCount, true)) break;
b62a5a84 2554
7bc95e2e 2555 /* And ready to receive another command. */
05ddb52c 2556 UartInit(receivedCmd, receivedCmdPar);
a8561e35 2557
7bc95e2e 2558 /* And also reset the demod code */
2559 DemodReset();
2560 }
2561 ReaderIsActive = (Uart.state != STATE_UNSYNCD);
2562 }
a8561e35 2563
2564 if(!ReaderIsActive) { // no need to try decoding tag data if the reader is sending
7bc95e2e 2565 uint8_t tagdata = (previous_data << 4) | (*data & 0x0F);
2566 if(ManchesterDecoding(tagdata, 0, (sniffCounter-1)*4)) {
b62a5a84 2567
de77d4ac 2568 if (MfSniffLogic(receivedResponse, Demod.len, Demod.parity, Demod.bitCount, false)) break;
39864b0b 2569
7bc95e2e 2570 // And ready to receive another response.
2571 DemodReset();
48ece4a7 2572 // And reset the Miller decoder including its (now outdated) input buffer
2573 UartInit(receivedCmd, receivedCmdPar);
7bc95e2e 2574 }
2575 TagIsActive = (Demod.state != DEMOD_UNSYNCD);
2576 }
b62a5a84
M
2577 }
2578
7bc95e2e 2579 previous_data = *data;
2580 sniffCounter++;
5cd9ec01 2581 data++;
d714d3ef 2582 if(data == dmaBuf + DMA_BUFFER_SIZE) {
5cd9ec01 2583 data = dmaBuf;
b62a5a84 2584 }
7bc95e2e 2585
b62a5a84
M
2586 } // main cycle
2587
ca8a3478 2588 FpgaDisableTracing();
1523527f 2589 FpgaDisableSscDma();
2590 LEDsoff();
2591
8ec06f5e 2592 DbpString("COMMAND FINISHED.");
b62a5a84 2593
39864b0b 2594 MfSniffEnd();
a8561e35 2595
7bc95e2e 2596 Dbprintf("maxDataLen=%x, Uart.state=%x, Uart.len=%x", maxDataLen, Uart.state, Uart.len);
3803d529 2597}
Impressum, Datenschutz