1 //-----------------------------------------------------------------------------
2 // Pretend to be an ISO 14443 tag. We will do this by alternately short-
3 // circuiting and open-circuiting the antenna coil, with the tri-state
6 // We communicate over the SSP, as a bitstream (i.e., might as well be
7 // unframed, though we still generate the word sync signal). The output
8 // (ARM -> FPGA) tells us whether to modulate or not. The input (FPGA
9 // -> ARM) is us using the A/D as a fancy comparator; this is with
10 // (software-added) hysteresis, to undo the high-pass filter.
12 // At this point only Type A is implemented. This means that we are using a
13 // bit rate of 106 kbit/s, or fc/128. Oversample by 4, which ought to make
14 // things practical for the ARM (fc/32, 423.8 kbits/s, ~50 kbytes/s)
16 // Jonathan Westhues, October 2006
17 //-----------------------------------------------------------------------------
21 pwr_lo, pwr_hi, pwr_oe1, pwr_oe2, pwr_oe3, pwr_oe4,
23 ssp_frame, ssp_din, ssp_dout, ssp_clk,
28 output pwr_lo, pwr_hi, pwr_oe1, pwr_oe2, pwr_oe3, pwr_oe4;
32 output ssp_frame, ssp_din, ssp_clk;
37 // The comparator with hysteresis on the output from the peak detector.
39 assign adc_clk = ck_1356meg;
41 always @(negedge adc_clk)
43 if(& adc_d[7:5]) after_hysteresis = 1'b1; // if (adc_d >= 224)
44 else if(~(| adc_d[7:5])) after_hysteresis = 1'b0; // if (adc_d <= 31)
48 // Divide 13.56 MHz to produce various frequencies for SSP_CLK
50 reg [8:0] ssp_clk_divider;
52 always @(negedge adc_clk)
53 ssp_clk_divider <= (ssp_clk_divider + 1);
57 always @(negedge adc_clk)
59 if (mod_type == `FPGA_HF_SIMULATOR_MODULATE_424K_8BIT)
60 // Get bit every at 53KHz (every 8th carrier bit of 424kHz)
61 ssp_clk <= ~ssp_clk_divider[7];
62 else if (mod_type == `FPGA_HF_SIMULATOR_MODULATE_212K)
63 // Get next bit at 212kHz
64 ssp_clk <= ~ssp_clk_divider[5];
66 // Get next bit at 424Khz
67 ssp_clk <= ~ssp_clk_divider[4];
71 // Produce the byte framing signal; the phase of this signal
72 // is arbitrary, because it's just a bit stream in this module.
74 always @(negedge adc_clk)
76 if (mod_type == `FPGA_HF_SIMULATOR_MODULATE_212K)
78 if (ssp_clk_divider[8:5] == 4'd1)
80 if (ssp_clk_divider[8:5] == 4'd5)
85 if (ssp_clk_divider[7:4] == 4'd1)
87 if (ssp_clk_divider[7:4] == 4'd5)
93 // Synchronize up the after-hysteresis signal, to produce DIN.
95 always @(posedge ssp_clk)
96 ssp_din = after_hysteresis;
98 // Modulating carrier frequency is fc/64 (212kHz) to fc/16 (848kHz). Reuse ssp_clk divider for that.
99 reg modulating_carrier;
101 if (mod_type == `FPGA_HF_SIMULATOR_NO_MODULATION)
102 modulating_carrier <= 1'b0; // no modulation
103 else if (mod_type == `FPGA_HF_SIMULATOR_MODULATE_BPSK)
104 modulating_carrier <= ssp_dout ^ ssp_clk_divider[3]; // XOR means BPSK
105 else if (mod_type == `FPGA_HF_SIMULATOR_MODULATE_212K)
106 modulating_carrier <= ssp_dout & ssp_clk_divider[5]; // switch 212kHz subcarrier on/off
107 else if (mod_type == `FPGA_HF_SIMULATOR_MODULATE_424K || mod_type == `FPGA_HF_SIMULATOR_MODULATE_424K_8BIT)
108 modulating_carrier <= ssp_dout & ssp_clk_divider[4]; // switch 424kHz modulation on/off
110 modulating_carrier <= 1'b0; // yet unused
113 // Load modulation. Toggle only one of these, since we are already producing much deeper
114 // modulation than a real tag would.
115 assign pwr_hi = 1'b0; // HF antenna connected to GND
116 assign pwr_oe3 = 1'b0; // 10k Load
117 assign pwr_oe1 = modulating_carrier; // 33 Ohms Load
118 assign pwr_oe4 = modulating_carrier; // 33 Ohms Load
120 // This is all LF and doesn't matter
121 assign pwr_lo = 1'b0;
122 assign pwr_oe2 = 1'b0;
125 assign dbg = ssp_frame;