-- VHDL model created from schematic pci_top.sch -- Jan 09 09:34:14 2007

LIBRARY ieee;

USE ieee.std_logic_1164.ALL;
USE ieee.numeric_std.ALL;


entity PCI_TOP is
        Port ( FLAG : In std_logic_vector (7 downto 0);
               INT_REG : In std_logic_vector (7 downto 0);
               PCI_CBEn : In std_logic_vector (3 downto 0);
               PCI_CLOCK : In std_logic;
               PCI_FRAMEn : In std_logic;
               PCI_IDSEL : In std_logic;
               PCI_IRDYn : In std_logic;
               PCI_RSTn : In std_logic;
               R_FIFO_Q : In std_logic_vector (7 downto 0);
               REVISON_ID : In std_logic_vector (7 downto 0);
               VENDOR_ID : In std_logic_vector (15 downto 0);
               PCI_AD : InOut std_logic_vector (31 downto 0);
               PCI_PAR : InOut std_logic;
               AD_REG : Out std_logic_vector (31 downto 0);
               DEVSELn : Out std_logic;
               FIFO_RDn : Out std_logic;
               PCI_DEVSELn : Out std_logic;
               PCI_PERRn : Out std_logic;
               PCI_SERRn : Out std_logic;
               PCI_STOPn : Out std_logic;
               PCI_TRDYn : Out std_logic;
               READ_SEL : Out std_logic_vector (1 downto 0);
               READ_XX1_0 : Out std_logic;
               READ_XX3_2 : Out std_logic;
               READ_XX5_4 : Out std_logic;
               READ_XX7_6 : Out std_logic;
               REG_OUT_XX0 : Out std_logic_vector (7 downto 0);
               REG_OUT_XX6 : Out std_logic_vector (7 downto 0);
               REG_OUT_XX7 : Out std_logic_vector (7 downto 0);
               TRDYn : Out std_logic;
               WRITE_XX1_0 : Out std_logic;
               WRITE_XX3_2 : Out std_logic;
               WRITE_XX5_4 : Out std_logic;
               WRITE_XX7_6 : Out std_logic );
end PCI_TOP;

architecture SCHEMATIC of PCI_TOP is

        SIGNAL gnd : std_logic := '0';
        SIGNAL vcc : std_logic := '1';

        signal IRDY_REGn : std_logic;
        signal IO_WR_COM : std_logic;
        signal TRDYn_DUMMY : std_logic;
        signal READ_XX3_2_DUMMY : std_logic;
        signal USER_DATA_OUT : std_logic_vector (31 downto 0);
        signal CBE_REGn : std_logic_vector (3 downto 0);
        signal AD_REG_DUMMY : std_logic_vector (31 downto 0);
        signal ADDR_REG : std_logic_vector (31 downto 0);
        signal READ_SEL_DUMMY : std_logic_vector (1 downto 0);

        component USER_IO
                Port ( AD_REG : In std_logic_vector (31 downto 0);
                       ADDR_REG : In std_logic_vector (31 downto 0);
                       CBE_REGn : In std_logic_vector (3 downto 0);
                       FLAG : In std_logic_vector (7 downto 0);
                       INT_REG : In std_logic_vector (7 downto 0);
                       IO_WR_COM : In std_logic;
                       IRDY_REGn : In std_logic;
                       PCI_CLK : In std_logic;
                       R_FIFO_Q : In std_logic_vector (7 downto 0);
                       READ_SEL : In std_logic_vector (1 downto 0);
                       TRDYn : In std_logic;
                       READ_XX1_0 : Out std_logic;
                       READ_XX3_2 : Out std_logic;
                       READ_XX5_4 : Out std_logic;
                       READ_XX7_6 : Out std_logic;
                       REG_OUT_XX0 : Out std_logic_vector (7 downto 0);
                       REG_OUT_XX6 : Out std_logic_vector (7 downto 0);
                       REG_OUT_XX7 : Out std_logic_vector (7 downto 0);
                       USER_DATA_OUT : Out std_logic_vector (31 downto 0);
                       WRITE_XX1_0 : Out std_logic;
                       WRITE_XX3_2 : Out std_logic;
                       WRITE_XX5_4 : Out std_logic;
                       WRITE_XX7_6 : Out std_logic );
        end component;

        component PCI_INTERFACE
                Port ( PCI_CBEn : In std_logic_vector (3 downto 0);
                       PCI_CLOCK : In std_logic;
                       PCI_FRAMEn : In std_logic;
                       PCI_IDSEL : In std_logic;
                       PCI_IRDYn : In std_logic;
                       PCI_RSTn : In std_logic;
                       READ_FIFO : In std_logic;
                       REVISON_ID : In std_logic_vector (7 downto 0);
                       USER_DATA_OUT : In std_logic_vector (31 downto 0);
                       VENDOR_ID : In std_logic_vector (15 downto 0);
                       PCI_AD : InOut std_logic_vector (31 downto 0);
                       PCI_PAR : InOut std_logic;
                       AD_REG : Out std_logic_vector (31 downto 0);
                       ADDR_REG : Out std_logic_vector (31 downto 0);
                       CBE_REGn : Out std_logic_vector (3 downto 0);
                       DEVSELn : Out std_logic;
                       FIFO_RDn : Out std_logic;
                       IO_WR_COM : Out std_logic;
                       IRDY_REGn : Out std_logic;
                       PCI_DEVSELn : Out std_logic;
                       PCI_PERRn : Out std_logic;
                       PCI_SERRn : Out std_logic;
                       PCI_STOPn : Out std_logic;
                       PCI_TRDYn : Out std_logic;
                       READ_SEL : Out std_logic_vector (1 downto 0);
                       TRDYn : Out std_logic );
        end component;

begin

        READ_SEL <= READ_SEL_DUMMY;
        AD_REG <= AD_REG_DUMMY;
        READ_XX3_2 <= READ_XX3_2_DUMMY;
        TRDYn <= TRDYn_DUMMY;

        I19 : USER_IO
        Port Map ( AD_REG(31 downto 0)=>AD_REG_DUMMY(31 downto 0),
        ADDR_REG(31 downto 0)=>ADDR_REG(31 downto 0),
        CBE_REGn(3 downto 0)=>CBE_REGn(3 downto 0),
        FLAG(7 downto 0)=>FLAG(7 downto 0),
        INT_REG(7 downto 0)=>INT_REG(7 downto 0),
        IO_WR_COM=>IO_WR_COM, IRDY_REGn=>IRDY_REGn,
        PCI_CLK=>PCI_CLOCK,
        R_FIFO_Q(7 downto 0)=>R_FIFO_Q(7 downto 0),
        READ_SEL(1 downto 0)=>READ_SEL_DUMMY(1 downto 0),
        TRDYn=>TRDYn_DUMMY, READ_XX1_0=>READ_XX1_0,
        READ_XX3_2=>READ_XX3_2_DUMMY, READ_XX5_4=>READ_XX5_4,
        READ_XX7_6=>READ_XX7_6,
        REG_OUT_XX0(7 downto 0)=>REG_OUT_XX0(7 downto 0),
        REG_OUT_XX6(7 downto 0)=>REG_OUT_XX6(7 downto 0),
        REG_OUT_XX7(7 downto 0)=>REG_OUT_XX7(7 downto 0),
        USER_DATA_OUT(31 downto 0)=>USER_DATA_OUT(31 downto 0),
        WRITE_XX1_0=>WRITE_XX1_0, WRITE_XX3_2=>WRITE_XX3_2,
        WRITE_XX5_4=>WRITE_XX5_4, WRITE_XX7_6=>WRITE_XX7_6 );
        I10 : PCI_INTERFACE
        Port Map ( PCI_CBEn(3 downto 0)=>PCI_CBEn(3 downto 0),
                   PCI_CLOCK=>PCI_CLOCK, PCI_FRAMEn=>PCI_FRAMEn,
                   PCI_IDSEL=>PCI_IDSEL, PCI_IRDYn=>PCI_IRDYn,
                   PCI_RSTn=>PCI_RSTn, READ_FIFO=>READ_XX3_2_DUMMY,
                   REVISON_ID(7 downto 0)=>REVISON_ID(7 downto 0),
                   USER_DATA_OUT(31 downto 0)=>USER_DATA_OUT(31 downto 0),
                   VENDOR_ID(15 downto 0)=>VENDOR_ID(15 downto 0),
                   PCI_AD(31 downto 0)=>PCI_AD(31 downto 0),
                   PCI_PAR=>PCI_PAR,
                   AD_REG(31 downto 0)=>AD_REG_DUMMY(31 downto 0),
                   ADDR_REG(31 downto 0)=>ADDR_REG(31 downto 0),
                   CBE_REGn(3 downto 0)=>CBE_REGn(3 downto 0),
                   DEVSELn=>DEVSELn, FIFO_RDn=>FIFO_RDn,
                   IO_WR_COM=>IO_WR_COM, IRDY_REGn=>IRDY_REGn,
                   PCI_DEVSELn=>PCI_DEVSELn, PCI_PERRn=>PCI_PERRn,
                   PCI_SERRn=>PCI_SERRn, PCI_STOPn=>PCI_STOPn,
                   PCI_TRDYn=>PCI_TRDYn,
                   READ_SEL(1 downto 0)=>READ_SEL_DUMMY(1 downto 0),
                   TRDYn=>TRDYn_DUMMY );

end SCHEMATIC;