-- General \r
PCI_CLK : in std_logic;\r
PCI_nRES : in std_logic;\r
+ PCI_nREQ : out std_logic;\r
\r
-- PCI target 32bits\r
PCI_AD : inout std_logic_vector(31 downto 0);\r
PCI_nINT : out std_logic;\r
\r
-- debug signals\r
- LED_INIT : out std_logic;\r
- LED_ACCESS : out std_logic;\r
- LED_ALIVE : out std_logic\r
+ LED3 : out std_logic;\r
+ LED2 : out std_logic;\r
+ LED4 : out std_logic;\r
+ LED5 : out std_logic\r
+-- IDE1 : out std_logic;\r
+-- IDE2 : out std_logic;\r
+-- IDE3 : out std_logic;\r
+-- IDE4 : out std_logic\r
\r
);\r
end raggedstone;\r
port (\r
clk_i : in std_logic;\r
nrst_i : in std_logic;\r
- led_o : out std_logic\r
+ led2_o : out std_logic;\r
+ led3_o : out std_logic;\r
+ led4_o : out std_logic;\r
+ led5_o : out std_logic;\r
+ led6_o : out std_logic;\r
+ led7_o : out std_logic;\r
+ led8_o : out std_logic;\r
+ led9_o : out std_logic\r
);\r
end component;\r
\r
\r
begin\r
\r
+ PCI_nREQ <= '1';\r
+\r
--+-----------------------------------------+\r
--| PCI Target |\r
--+-----------------------------------------+\r
wb_cyc_o => wb_cyc,\r
wb_ack_i => wb_ack,\r
wb_err_i => wb_err,\r
- wb_int_i => wb_int,\r
- debug_init => LED_INIT,\r
- debug_access => LED_ACCESS\r
+ wb_int_i => wb_int\r
+-- debug_init => LED3,\r
+-- debug_access => LED2\r
);\r
\r
--+-----------------------------------------+\r
port map( \r
clk_i => PCI_CLK,\r
nrst_i => PCI_nRES,\r
- led_o => LED_ALIVE\r
+ led2_o => LED2,\r
+ led3_o => LED3,\r
+ led4_o => LED4,\r
+ led5_o => LED5\r
+-- led6_o => IDE1,\r
+-- led7_o => IDE2,\r
+-- led8_o => IDE3,\r
+-- led9_o => IDE4\r
);\r
\r
end raggedstone_arch;\r