1 //-----------------------------------------------------------------------------
2 // Jonathan Westhues, April 2006
3 // iZsh <izsh at fail0verflow.com>, 2014
5 // This code is licensed to you under the terms of the GNU GPL, version 2 or,
6 // at your option, any later version. See the LICENSE.txt file for the text of
8 //-----------------------------------------------------------------------------
9 // Routines to load the FPGA image, and then to configure the FPGA's major
10 // mode once it is configured.
11 //-----------------------------------------------------------------------------
12 #include "fpgaloader.h"
14 extern void Dbprintf(const char *fmt
, ...);
16 // remember which version of the bitstream we have already downloaded to the FPGA
17 static int downloaded_bitstream
= FPGA_BITSTREAM_ERR
;
19 // this is where the bitstreams are located in memory:
20 extern uint8_t _binary_obj_fpga_all_bit_z_start
, _binary_obj_fpga_all_bit_z_end
;
22 static uint8_t *fpga_image_ptr
= NULL
;
23 static uint32_t uncompressed_bytes_cnt
;
25 static const uint8_t _bitparse_fixed_header
[] = {0x00, 0x09, 0x0f, 0xf0, 0x0f, 0xf0, 0x0f, 0xf0, 0x0f, 0xf0, 0x00, 0x00, 0x01};
26 #define FPGA_BITSTREAM_FIXED_HEADER_SIZE sizeof(_bitparse_fixed_header)
27 #define OUTPUT_BUFFER_LEN 80
28 #define FPGA_INTERLEAVE_SIZE 288
30 //-----------------------------------------------------------------------------
31 // Set up the Serial Peripheral Interface as master
32 // Used to write the FPGA config word
33 // May also be used to write to other SPI attached devices like an LCD
34 //-----------------------------------------------------------------------------
35 void SetupSpi(int mode
)
37 // PA10 -> SPI_NCS2 chip select (LCD)
38 // PA11 -> SPI_NCS0 chip select (FPGA)
39 // PA12 -> SPI_MISO Master-In Slave-Out
40 // PA13 -> SPI_MOSI Master-Out Slave-In
41 // PA14 -> SPI_SPCK Serial Clock
43 // Disable PIO control of the following pins, allows use by the SPI peripheral
44 AT91C_BASE_PIOA
->PIO_PDR
=
51 AT91C_BASE_PIOA
->PIO_ASR
=
57 AT91C_BASE_PIOA
->PIO_BSR
= GPIO_NCS2
;
59 //enable the SPI Peripheral clock
60 AT91C_BASE_PMC
->PMC_PCER
= (1<<AT91C_ID_SPI
);
62 AT91C_BASE_SPI
->SPI_CR
= AT91C_SPI_SPIEN
;
66 AT91C_BASE_SPI
->SPI_MR
=
67 ( 0 << 24) | // Delay between chip selects (take default: 6 MCK periods)
68 (14 << 16) | // Peripheral Chip Select (selects FPGA SPI_NCS0 or PA11)
69 ( 0 << 7) | // Local Loopback Disabled
70 ( 1 << 4) | // Mode Fault Detection disabled
71 ( 0 << 2) | // Chip selects connected directly to peripheral
72 ( 0 << 1) | // Fixed Peripheral Select
73 ( 1 << 0); // Master Mode
74 AT91C_BASE_SPI
->SPI_CSR
[0] =
75 ( 1 << 24) | // Delay between Consecutive Transfers (32 MCK periods)
76 ( 1 << 16) | // Delay Before SPCK (1 MCK period)
77 ( 6 << 8) | // Serial Clock Baud Rate (baudrate = MCK/6 = 24Mhz/6 = 4M baud
78 ( 8 << 4) | // Bits per Transfer (16 bits)
79 ( 0 << 3) | // Chip Select inactive after transfer
80 ( 1 << 1) | // Clock Phase data captured on leading edge, changes on following edge
81 ( 0 << 0); // Clock Polarity inactive state is logic 0
84 AT91C_BASE_SPI
->SPI_MR
=
85 ( 0 << 24) | // Delay between chip selects (take default: 6 MCK periods)
86 (11 << 16) | // Peripheral Chip Select (selects LCD SPI_NCS2 or PA10)
87 ( 0 << 7) | // Local Loopback Disabled
88 ( 1 << 4) | // Mode Fault Detection disabled
89 ( 0 << 2) | // Chip selects connected directly to peripheral
90 ( 0 << 1) | // Fixed Peripheral Select
91 ( 1 << 0); // Master Mode
92 AT91C_BASE_SPI
->SPI_CSR
[2] =
93 ( 1 << 24) | // Delay between Consecutive Transfers (32 MCK periods)
94 ( 1 << 16) | // Delay Before SPCK (1 MCK period)
95 ( 6 << 8) | // Serial Clock Baud Rate (baudrate = MCK/6 = 24Mhz/6 = 4M baud
96 ( 1 << 4) | // Bits per Transfer (9 bits)
97 ( 0 << 3) | // Chip Select inactive after transfer
98 ( 1 << 1) | // Clock Phase data captured on leading edge, changes on following edge
99 ( 0 << 0); // Clock Polarity inactive state is logic 0
101 default: // Disable SPI
102 AT91C_BASE_SPI
->SPI_CR
= AT91C_SPI_SPIDIS
;
107 //-----------------------------------------------------------------------------
108 // Set up the synchronous serial port, with the one set of options that we
109 // always use when we are talking to the FPGA. Both RX and TX are enabled.
110 //-----------------------------------------------------------------------------
111 void FpgaSetupSscExt(uint8_t clearPCER
) {
112 // First configure the GPIOs, and get ourselves a clock.
113 AT91C_BASE_PIOA
->PIO_ASR
=
118 AT91C_BASE_PIOA
->PIO_PDR
= GPIO_SSC_DOUT
;
121 AT91C_BASE_PMC
->PMC_PCER
= (1 << AT91C_ID_SSC
);
123 AT91C_BASE_PMC
->PMC_PCER
|= (1 << AT91C_ID_SSC
);
125 // Now set up the SSC proper, starting from a known state.
126 AT91C_BASE_SSC
->SSC_CR
= AT91C_SSC_SWRST
;
128 // RX clock comes from TX clock, RX starts when TX starts, data changes
129 // on RX clock rising edge, sampled on falling edge
130 AT91C_BASE_SSC
->SSC_RCMR
= SSC_CLOCK_MODE_SELECT(1) | SSC_CLOCK_MODE_START(1);
132 // 8 bits per transfer, no loopback, MSB first, 1 transfer per sync
133 // pulse, no output sync
134 AT91C_BASE_SSC
->SSC_RFMR
= SSC_FRAME_MODE_BITS_IN_WORD(8) | AT91C_SSC_MSBF
| SSC_FRAME_MODE_WORDS_PER_TRANSFER(0);
136 // clock comes from TK pin, no clock output, outputs change on falling
137 // edge of TK, sample on rising edge of TK, start on positive-going edge of sync
138 AT91C_BASE_SSC
->SSC_TCMR
= SSC_CLOCK_MODE_SELECT(2) | SSC_CLOCK_MODE_START(5);
140 // tx framing is the same as the rx framing
141 AT91C_BASE_SSC
->SSC_TFMR
= AT91C_BASE_SSC
->SSC_RFMR
;
143 AT91C_BASE_SSC
->SSC_CR
= AT91C_SSC_RXEN
| AT91C_SSC_TXEN
;
145 void FpgaSetupSsc(void) {
146 FpgaSetupSscExt(TRUE
);
148 //-----------------------------------------------------------------------------
149 // Set up DMA to receive samples from the FPGA. We will use the PDC, with
150 // a single buffer as a circular buffer (so that we just chain back to
151 // ourselves, not to another buffer). The stuff to manipulate those buffers
152 // is in apps.h, because it should be inlined, for speed.
153 //-----------------------------------------------------------------------------
154 bool FpgaSetupSscDma(uint8_t *buf
, int len
) {
155 if (buf
== NULL
) return false;
157 AT91C_BASE_PDC_SSC
->PDC_PTCR
= AT91C_PDC_RXTDIS
; // Disable DMA Transfer
158 AT91C_BASE_PDC_SSC
->PDC_RPR
= (uint32_t) buf
; // transfer to this memory address
159 AT91C_BASE_PDC_SSC
->PDC_RCR
= len
; // transfer this many bytes
160 AT91C_BASE_PDC_SSC
->PDC_RNPR
= (uint32_t) buf
; // next transfer to same memory address
161 AT91C_BASE_PDC_SSC
->PDC_RNCR
= len
; // ... with same number of bytes
162 AT91C_BASE_PDC_SSC
->PDC_PTCR
= AT91C_PDC_RXTEN
; // go!
167 //----------------------------------------------------------------------------
168 // Uncompress (inflate) the FPGA data. Returns one decompressed byte with
170 //----------------------------------------------------------------------------
171 static int get_from_fpga_combined_stream(z_streamp compressed_fpga_stream
, uint8_t *output_buffer
)
173 if (fpga_image_ptr
== compressed_fpga_stream
->next_out
) { // need more data
174 compressed_fpga_stream
->next_out
= output_buffer
;
175 compressed_fpga_stream
->avail_out
= OUTPUT_BUFFER_LEN
;
176 fpga_image_ptr
= output_buffer
;
177 int res
= inflate(compressed_fpga_stream
, Z_SYNC_FLUSH
);
180 Dbprintf("inflate returned: %d, %s", res
, compressed_fpga_stream
->msg
);
186 ++uncompressed_bytes_cnt
;
188 return *fpga_image_ptr
++;
191 //----------------------------------------------------------------------------
192 // Undo the interleaving of several FPGA config files. FPGA config files
193 // are combined into one big file:
194 // 288 bytes from FPGA file 1, followed by 288 bytes from FGPA file 2, etc.
195 //----------------------------------------------------------------------------
196 static int get_from_fpga_stream(int bitstream_version
, z_streamp compressed_fpga_stream
, uint8_t *output_buffer
)
198 while((uncompressed_bytes_cnt
/ FPGA_INTERLEAVE_SIZE
) % FPGA_BITSTREAM_MAX
!= (bitstream_version
- 1)) {
199 // skip undesired data belonging to other bitstream_versions
200 get_from_fpga_combined_stream(compressed_fpga_stream
, output_buffer
);
203 return get_from_fpga_combined_stream(compressed_fpga_stream
, output_buffer
);
207 static voidpf
fpga_inflate_malloc(voidpf opaque
, uInt items
, uInt size
)
209 return BigBuf_malloc(items
*size
);
213 static void fpga_inflate_free(voidpf opaque
, voidpf address
)
215 // free eventually allocated BigBuf memory
216 BigBuf_free(); BigBuf_Clear_ext(false);
220 //----------------------------------------------------------------------------
221 // Initialize decompression of the respective (HF or LF) FPGA stream
222 //----------------------------------------------------------------------------
223 static bool reset_fpga_stream(int bitstream_version
, z_streamp compressed_fpga_stream
, uint8_t *output_buffer
)
225 uint8_t header
[FPGA_BITSTREAM_FIXED_HEADER_SIZE
];
227 uncompressed_bytes_cnt
= 0;
229 // initialize z_stream structure for inflate:
230 compressed_fpga_stream
->next_in
= &_binary_obj_fpga_all_bit_z_start
;
231 compressed_fpga_stream
->avail_in
= &_binary_obj_fpga_all_bit_z_start
- &_binary_obj_fpga_all_bit_z_end
;
232 compressed_fpga_stream
->next_out
= output_buffer
;
233 compressed_fpga_stream
->avail_out
= OUTPUT_BUFFER_LEN
;
234 compressed_fpga_stream
->zalloc
= &fpga_inflate_malloc
;
235 compressed_fpga_stream
->zfree
= &fpga_inflate_free
;
237 inflateInit2(compressed_fpga_stream
, 0);
239 fpga_image_ptr
= output_buffer
;
241 for (uint16_t i
= 0; i
< FPGA_BITSTREAM_FIXED_HEADER_SIZE
; i
++)
242 header
[i
] = get_from_fpga_stream(bitstream_version
, compressed_fpga_stream
, output_buffer
);
244 // Check for a valid .bit file (starts with _bitparse_fixed_header)
245 if(memcmp(_bitparse_fixed_header
, header
, FPGA_BITSTREAM_FIXED_HEADER_SIZE
) == 0)
252 static void DownloadFPGA_byte(unsigned char w
)
254 #define SEND_BIT(x) { if(w & (1<<x) ) HIGH(GPIO_FPGA_DIN); else LOW(GPIO_FPGA_DIN); HIGH(GPIO_FPGA_CCLK); LOW(GPIO_FPGA_CCLK); }
265 // Download the fpga image starting at current stream position with length FpgaImageLen bytes
266 static void DownloadFPGA(int bitstream_version
, int FpgaImageLen
, z_streamp compressed_fpga_stream
, uint8_t *output_buffer
)
270 AT91C_BASE_PIOA
->PIO_OER
= GPIO_FPGA_ON
;
271 AT91C_BASE_PIOA
->PIO_PER
= GPIO_FPGA_ON
;
272 HIGH(GPIO_FPGA_ON
); // ensure everything is powered on
278 // These pins are inputs
279 AT91C_BASE_PIOA
->PIO_ODR
=
282 // PIO controls the following pins
283 AT91C_BASE_PIOA
->PIO_PER
=
287 AT91C_BASE_PIOA
->PIO_PPUER
=
291 // setup initial logic state
292 HIGH(GPIO_FPGA_NPROGRAM
);
295 // These pins are outputs
296 AT91C_BASE_PIOA
->PIO_OER
=
301 // enter FPGA configuration mode
302 LOW(GPIO_FPGA_NPROGRAM
);
304 HIGH(GPIO_FPGA_NPROGRAM
);
307 // wait for FPGA ready to accept data signal
308 while ((i
) && ( !(AT91C_BASE_PIOA
->PIO_PDSR
& GPIO_FPGA_NINIT
) ) ) {
312 // crude error indicator, leave both red LEDs on and return
319 for(i
= 0; i
< FpgaImageLen
; i
++) {
320 int b
= get_from_fpga_stream(bitstream_version
, compressed_fpga_stream
, output_buffer
);
322 Dbprintf("Error %d during FpgaDownload", b
);
325 DownloadFPGA_byte(b
);
328 // continue to clock FPGA until ready signal goes high
330 while ( (i
--) && ( !(AT91C_BASE_PIOA
->PIO_PDSR
& GPIO_FPGA_DONE
) ) ) {
331 HIGH(GPIO_FPGA_CCLK
);
334 // crude error indicator, leave both red LEDs on and return
344 /* Simple Xilinx .bit parser. The file starts with the fixed opaque byte sequence
345 * 00 09 0f f0 0f f0 0f f0 0f f0 00 00 01
346 * After that the format is 1 byte section type (ASCII character), 2 byte length
347 * (big endian), <length> bytes content. Except for section 'e' which has 4 bytes
350 static int bitparse_find_section(int bitstream_version
, char section_name
, unsigned int *section_length
, z_streamp compressed_fpga_stream
, uint8_t *output_buffer
)
353 #define MAX_FPGA_BIT_STREAM_HEADER_SEARCH 100 // maximum number of bytes to search for the requested section
354 uint16_t numbytes
= 0;
355 while(numbytes
< MAX_FPGA_BIT_STREAM_HEADER_SEARCH
) {
356 char current_name
= get_from_fpga_stream(bitstream_version
, compressed_fpga_stream
, output_buffer
);
358 unsigned int current_length
= 0;
359 if(current_name
< 'a' || current_name
> 'e') {
360 /* Strange section name, abort */
364 switch(current_name
) {
366 /* Four byte length field */
367 current_length
+= get_from_fpga_stream(bitstream_version
, compressed_fpga_stream
, output_buffer
) << 24;
368 current_length
+= get_from_fpga_stream(bitstream_version
, compressed_fpga_stream
, output_buffer
) << 16;
370 default: /* Fall through, two byte length field */
371 current_length
+= get_from_fpga_stream(bitstream_version
, compressed_fpga_stream
, output_buffer
) << 8;
372 current_length
+= get_from_fpga_stream(bitstream_version
, compressed_fpga_stream
, output_buffer
) << 0;
376 if(current_name
!= 'e' && current_length
> 255) {
377 /* Maybe a parse error */
381 if(current_name
== section_name
) {
383 *section_length
= current_length
;
388 for (uint16_t i
= 0; i
< current_length
&& numbytes
< MAX_FPGA_BIT_STREAM_HEADER_SEARCH
; i
++) {
389 get_from_fpga_stream(bitstream_version
, compressed_fpga_stream
, output_buffer
);
398 //----------------------------------------------------------------------------
399 // Check which FPGA image is currently loaded (if any). If necessary
400 // decompress and load the correct (HF or LF) image to the FPGA
401 //----------------------------------------------------------------------------
402 void FpgaDownloadAndGo(int bitstream_version
)
404 z_stream compressed_fpga_stream
;
405 uint8_t output_buffer
[OUTPUT_BUFFER_LEN
] = {0x00};
407 // check whether or not the bitstream is already loaded
408 if (downloaded_bitstream
== bitstream_version
)
411 // make sure that we have enough memory to decompress
412 BigBuf_free(); BigBuf_Clear_ext(false);
414 if (!reset_fpga_stream(bitstream_version
, &compressed_fpga_stream
, output_buffer
)) {
418 unsigned int bitstream_length
;
419 if(bitparse_find_section(bitstream_version
, 'e', &bitstream_length
, &compressed_fpga_stream
, output_buffer
)) {
420 DownloadFPGA(bitstream_version
, bitstream_length
, &compressed_fpga_stream
, output_buffer
);
421 downloaded_bitstream
= bitstream_version
;
424 inflateEnd(&compressed_fpga_stream
);
426 // free eventually allocated BigBuf memory
427 BigBuf_free(); BigBuf_Clear_ext(false);
431 //-----------------------------------------------------------------------------
432 // Gather version information from FPGA image. Needs to decompress the begin
433 // of the respective (HF or LF) image.
434 // Note: decompression makes use of (i.e. overwrites) BigBuf[]. It is therefore
435 // advisable to call this only once and store the results for later use.
436 //-----------------------------------------------------------------------------
437 void FpgaGatherVersion(int bitstream_version
, char *dst
, int len
)
439 unsigned int fpga_info_len
;
440 char tempstr
[40] = {0x00};
441 z_stream compressed_fpga_stream
;
442 uint8_t output_buffer
[OUTPUT_BUFFER_LEN
] = {0x00};
446 // ensure that we can allocate enough memory for decompression:
447 BigBuf_free(); BigBuf_Clear_ext(false);
449 if (!reset_fpga_stream(bitstream_version
, &compressed_fpga_stream
, output_buffer
))
452 if(bitparse_find_section(bitstream_version
, 'a', &fpga_info_len
, &compressed_fpga_stream
, output_buffer
)) {
453 for (uint16_t i
= 0; i
< fpga_info_len
; i
++) {
454 char c
= (char)get_from_fpga_stream(bitstream_version
, &compressed_fpga_stream
, output_buffer
);
455 if (i
< sizeof(tempstr
)) {
459 if (!memcmp("fpga_lf", tempstr
, 7))
460 strncat(dst
, "LF ", len
-1);
461 else if (!memcmp("fpga_hf", tempstr
, 7))
462 strncat(dst
, "HF ", len
-1);
464 strncat(dst
, "FPGA image built", len
-1);
465 if(bitparse_find_section(bitstream_version
, 'b', &fpga_info_len
, &compressed_fpga_stream
, output_buffer
)) {
466 strncat(dst
, " for ", len
-1);
467 for (uint16_t i
= 0; i
< fpga_info_len
; i
++) {
468 char c
= (char)get_from_fpga_stream(bitstream_version
, &compressed_fpga_stream
, output_buffer
);
469 if (i
< sizeof(tempstr
)) {
473 strncat(dst
, tempstr
, len
-1);
475 if(bitparse_find_section(bitstream_version
, 'c', &fpga_info_len
, &compressed_fpga_stream
, output_buffer
)) {
476 strncat(dst
, " on ", len
-1);
477 for (uint16_t i
= 0; i
< fpga_info_len
; i
++) {
478 char c
= (char)get_from_fpga_stream(bitstream_version
, &compressed_fpga_stream
, output_buffer
);
479 if (i
< sizeof(tempstr
)) {
483 strncat(dst
, tempstr
, len
-1);
485 if(bitparse_find_section(bitstream_version
, 'd', &fpga_info_len
, &compressed_fpga_stream
, output_buffer
)) {
486 strncat(dst
, " at ", len
-1);
487 for (uint16_t i
= 0; i
< fpga_info_len
; i
++) {
488 char c
= (char)get_from_fpga_stream(bitstream_version
, &compressed_fpga_stream
, output_buffer
);
489 if (i
< sizeof(tempstr
)) {
493 strncat(dst
, tempstr
, len
-1);
496 strncat(dst
, "\n", len
-1);
498 inflateEnd(&compressed_fpga_stream
);
502 //-----------------------------------------------------------------------------
503 // Send a 16 bit command/data pair to the FPGA.
504 // The bit format is: C3 C2 C1 C0 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0
505 // where C is the 4 bit command and D is the 12 bit data
506 //-----------------------------------------------------------------------------
507 void FpgaSendCommand(uint16_t cmd
, uint16_t v
)
509 SetupSpi(SPI_FPGA_MODE
);
510 while ((AT91C_BASE_SPI
->SPI_SR
& AT91C_SPI_TXEMPTY
) == 0); // wait for the transfer to complete
511 AT91C_BASE_SPI
->SPI_TDR
= AT91C_SPI_LASTXFER
| cmd
| v
; // send the data
513 //-----------------------------------------------------------------------------
514 // Write the FPGA setup word (that determines what mode the logic is in, read
515 // vs. clone vs. etc.). This is now a special case of FpgaSendCommand() to
516 // avoid changing this function's occurence everywhere in the source code.
517 //-----------------------------------------------------------------------------
518 void FpgaWriteConfWord(uint8_t v
)
520 FpgaSendCommand(FPGA_CMD_SET_CONFREG
, v
);
523 //-----------------------------------------------------------------------------
524 // Set up the CMOS switches that mux the ADC: four switches, independently
525 // closable, but should only close one at a time. Not an FPGA thing, but
526 // the samples from the ADC always flow through the FPGA.
527 //-----------------------------------------------------------------------------
528 void SetAdcMuxFor(uint32_t whichGpio
)
530 AT91C_BASE_PIOA
->PIO_OER
=
536 AT91C_BASE_PIOA
->PIO_PER
=
542 LOW(GPIO_MUXSEL_HIPKD
);
543 LOW(GPIO_MUXSEL_HIRAW
);
544 LOW(GPIO_MUXSEL_LORAW
);
545 LOW(GPIO_MUXSEL_LOPKD
);
550 void Fpga_print_status(void)
553 if(downloaded_bitstream
== FPGA_BITSTREAM_HF
) Dbprintf(" mode.............HF");
554 else if(downloaded_bitstream
== FPGA_BITSTREAM_LF
) Dbprintf(" mode.............LF");
555 else Dbprintf(" mode.............%d", downloaded_bitstream
);