1 //-----------------------------------------------------------------------------
2 // Merlok - June 2011, 2012
3 // Gerhard de Koning Gans - May 2008
4 // Hagen Fritsch - June 2010
6 // This code is licensed to you under the terms of the GNU GPL, version 2 or,
7 // at your option, any later version. See the LICENSE.txt file for the text of
9 //-----------------------------------------------------------------------------
10 // Routines to support ISO 14443 type A.
11 //-----------------------------------------------------------------------------
13 #include "proxmark3.h"
19 #include "iso14443crc.h"
20 #include "iso14443a.h"
22 #include "mifareutil.h"
24 static uint32_t iso14a_timeout
;
25 uint8_t *trace
= (uint8_t *) BigBuf
+TRACE_OFFSET
;
30 // the block number for the ISO14443-4 PCB
31 static uint8_t iso14_pcb_blocknum
= 0;
36 // minimum time between the start bits of consecutive transfers from reader to tag: 7000 carrier (13.56Mhz) cycles
37 #define REQUEST_GUARD_TIME (7000/16 + 1)
38 // minimum time between last modulation of tag and next start bit from reader to tag: 1172 carrier cycles
39 #define FRAME_DELAY_TIME_PICC_TO_PCD (1172/16 + 1)
40 // bool LastCommandWasRequest = FALSE;
43 // Total delays including SSC-Transfers between ARM and FPGA. These are in carrier clock cycles (1/13,56MHz)
45 // When the PM acts as reader and is receiving tag data, it takes
46 // 3 ticks delay in the AD converter
47 // 16 ticks until the modulation detector completes and sets curbit
48 // 8 ticks until bit_to_arm is assigned from curbit
49 // 8*16 ticks for the transfer from FPGA to ARM
50 // 4*16 ticks until we measure the time
51 // - 8*16 ticks because we measure the time of the previous transfer
52 #define DELAY_AIR2ARM_AS_READER (3 + 16 + 8 + 8*16 + 4*16 - 8*16)
54 // When the PM acts as a reader and is sending, it takes
55 // 4*16 ticks until we can write data to the sending hold register
56 // 8*16 ticks until the SHR is transferred to the Sending Shift Register
57 // 8 ticks until the first transfer starts
58 // 8 ticks later the FPGA samples the data
59 // 1 tick to assign mod_sig_coil
60 #define DELAY_ARM2AIR_AS_READER (4*16 + 8*16 + 8 + 8 + 1)
62 // When the PM acts as tag and is receiving it takes
63 // 2 ticks delay in the RF part (for the first falling edge),
64 // 3 ticks for the A/D conversion,
65 // 8 ticks on average until the start of the SSC transfer,
66 // 8 ticks until the SSC samples the first data
67 // 7*16 ticks to complete the transfer from FPGA to ARM
68 // 8 ticks until the next ssp_clk rising edge
69 // 4*16 ticks until we measure the time
70 // - 8*16 ticks because we measure the time of the previous transfer
71 #define DELAY_AIR2ARM_AS_TAG (2 + 3 + 8 + 8 + 7*16 + 8 + 4*16 - 8*16)
73 // The FPGA will report its internal sending delay in
74 uint16_t FpgaSendQueueDelay
;
75 // the 5 first bits are the number of bits buffered in mod_sig_buf
76 // the last three bits are the remaining ticks/2 after the mod_sig_buf shift
77 #define DELAY_FPGA_QUEUE (FpgaSendQueueDelay<<1)
79 // When the PM acts as tag and is sending, it takes
80 // 4*16 ticks until we can write data to the sending hold register
81 // 8*16 ticks until the SHR is transferred to the Sending Shift Register
82 // 8 ticks until the first transfer starts
83 // 8 ticks later the FPGA samples the data
84 // + a varying number of ticks in the FPGA Delay Queue (mod_sig_buf)
85 // + 1 tick to assign mod_sig_coil
86 #define DELAY_ARM2AIR_AS_TAG (4*16 + 8*16 + 8 + 8 + DELAY_FPGA_QUEUE + 1)
88 // When the PM acts as sniffer and is receiving tag data, it takes
89 // 3 ticks A/D conversion
90 // 14 ticks to complete the modulation detection
91 // 8 ticks (on average) until the result is stored in to_arm
92 // + the delays in transferring data - which is the same for
93 // sniffing reader and tag data and therefore not relevant
94 #define DELAY_TAG_AIR2ARM_AS_SNIFFER (3 + 14 + 8)
96 // When the PM acts as sniffer and is receiving reader data, it takes
97 // 2 ticks delay in analogue RF receiver (for the falling edge of the
98 // start bit, which marks the start of the communication)
99 // 3 ticks A/D conversion
100 // 8 ticks on average until the data is stored in to_arm.
101 // + the delays in transferring data - which is the same for
102 // sniffing reader and tag data and therefore not relevant
103 #define DELAY_READER_AIR2ARM_AS_SNIFFER (2 + 3 + 8)
105 //variables used for timing purposes:
106 //these are in ssp_clk cycles:
107 uint32_t NextTransferTime
;
108 uint32_t LastTimeProxToAirStart
;
109 uint32_t LastProxToAirDuration
;
113 // CARD TO READER - manchester
114 // Sequence D: 11110000 modulation with subcarrier during first half
115 // Sequence E: 00001111 modulation with subcarrier during second half
116 // Sequence F: 00000000 no modulation with subcarrier
117 // READER TO CARD - miller
118 // Sequence X: 00001100 drop after half a period
119 // Sequence Y: 00000000 no drop
120 // Sequence Z: 11000000 drop at start
128 const uint8_t OddByteParity
[256] = {
129 1, 0, 0, 1, 0, 1, 1, 0, 0, 1, 1, 0, 1, 0, 0, 1,
130 0, 1, 1, 0, 1, 0, 0, 1, 1, 0, 0, 1, 0, 1, 1, 0,
131 0, 1, 1, 0, 1, 0, 0, 1, 1, 0, 0, 1, 0, 1, 1, 0,
132 1, 0, 0, 1, 0, 1, 1, 0, 0, 1, 1, 0, 1, 0, 0, 1,
133 0, 1, 1, 0, 1, 0, 0, 1, 1, 0, 0, 1, 0, 1, 1, 0,
134 1, 0, 0, 1, 0, 1, 1, 0, 0, 1, 1, 0, 1, 0, 0, 1,
135 1, 0, 0, 1, 0, 1, 1, 0, 0, 1, 1, 0, 1, 0, 0, 1,
136 0, 1, 1, 0, 1, 0, 0, 1, 1, 0, 0, 1, 0, 1, 1, 0,
137 0, 1, 1, 0, 1, 0, 0, 1, 1, 0, 0, 1, 0, 1, 1, 0,
138 1, 0, 0, 1, 0, 1, 1, 0, 0, 1, 1, 0, 1, 0, 0, 1,
139 1, 0, 0, 1, 0, 1, 1, 0, 0, 1, 1, 0, 1, 0, 0, 1,
140 0, 1, 1, 0, 1, 0, 0, 1, 1, 0, 0, 1, 0, 1, 1, 0,
141 1, 0, 0, 1, 0, 1, 1, 0, 0, 1, 1, 0, 1, 0, 0, 1,
142 0, 1, 1, 0, 1, 0, 0, 1, 1, 0, 0, 1, 0, 1, 1, 0,
143 0, 1, 1, 0, 1, 0, 0, 1, 1, 0, 0, 1, 0, 1, 1, 0,
144 1, 0, 0, 1, 0, 1, 1, 0, 0, 1, 1, 0, 1, 0, 0, 1
148 void iso14a_set_trigger(bool enable
) {
152 void iso14a_clear_trace() {
153 memset(trace
, 0x44, TRACE_SIZE
);
157 void iso14a_set_tracing(bool enable
) {
161 void iso14a_set_timeout(uint32_t timeout
) {
162 iso14a_timeout
= timeout
;
165 //-----------------------------------------------------------------------------
166 // Generate the parity value for a byte sequence
168 //-----------------------------------------------------------------------------
169 byte_t
oddparity (const byte_t bt
)
171 return OddByteParity
[bt
];
174 uint32_t GetParity(const uint8_t * pbtCmd
, int iLen
)
179 // Generate the parity bits
180 for (i
= 0; i
< iLen
; i
++) {
181 // and save them to a 32Bit word
182 dwPar
|= ((OddByteParity
[pbtCmd
[i
]]) << i
);
187 void AppendCrc14443a(uint8_t* data
, int len
)
189 ComputeCrc14443(CRC_14443_A
,data
,len
,data
+len
,data
+len
+1);
192 // The function LogTrace() is also used by the iClass implementation in iClass.c
193 bool RAMFUNC
LogTrace(const uint8_t * btBytes
, uint8_t iLen
, uint32_t timestamp
, uint32_t dwParity
, bool readerToTag
)
195 if (!tracing
) return FALSE
;
196 // Return when trace is full
197 if (traceLen
+ sizeof(timestamp
) + sizeof(dwParity
) + iLen
>= TRACE_SIZE
) {
198 tracing
= FALSE
; // don't trace any more
202 // Trace the random, i'm curious
203 trace
[traceLen
++] = ((timestamp
>> 0) & 0xff);
204 trace
[traceLen
++] = ((timestamp
>> 8) & 0xff);
205 trace
[traceLen
++] = ((timestamp
>> 16) & 0xff);
206 trace
[traceLen
++] = ((timestamp
>> 24) & 0xff);
209 trace
[traceLen
- 1] |= 0x80;
211 trace
[traceLen
++] = ((dwParity
>> 0) & 0xff);
212 trace
[traceLen
++] = ((dwParity
>> 8) & 0xff);
213 trace
[traceLen
++] = ((dwParity
>> 16) & 0xff);
214 trace
[traceLen
++] = ((dwParity
>> 24) & 0xff);
215 trace
[traceLen
++] = iLen
;
216 if (btBytes
!= NULL
&& iLen
!= 0) {
217 memcpy(trace
+ traceLen
, btBytes
, iLen
);
223 //=============================================================================
224 // ISO 14443 Type A - Miller decoder
225 //=============================================================================
227 // This decoder is used when the PM3 acts as a tag.
228 // The reader will generate "pauses" by temporarily switching of the field.
229 // At the PM3 antenna we will therefore measure a modulated antenna voltage.
230 // The FPGA does a comparison with a threshold and would deliver e.g.:
231 // ........ 1 1 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 0 0 1 1 1 1 1 1 1 1 1 1 .......
232 // The Miller decoder needs to identify the following sequences:
233 // 2 (or 3) ticks pause followed by 6 (or 5) ticks unmodulated: pause at beginning - Sequence Z ("start of communication" or a "0")
234 // 8 ticks without a modulation: no pause - Sequence Y (a "0" or "end of communication" or "no information")
235 // 4 ticks unmodulated followed by 2 (or 3) ticks pause: pause in second half - Sequence X (a "1")
236 // Note 1: the bitstream may start at any time. We therefore need to sync.
237 // Note 2: the interpretation of Sequence Y and Z depends on the preceding sequence.
238 //-----------------------------------------------------------------------------
241 // Lookup-Table to decide if 4 raw bits are a modulation.
242 // We accept two or three consecutive "0" in any position with the rest "1"
243 const bool Mod_Miller_LUT
[] = {
244 TRUE
, TRUE
, FALSE
, TRUE
, FALSE
, FALSE
, FALSE
, FALSE
,
245 TRUE
, TRUE
, FALSE
, FALSE
, TRUE
, FALSE
, FALSE
, FALSE
247 #define IsMillerModulationNibble1(b) (Mod_Miller_LUT[(b & 0x00F0) >> 4])
248 #define IsMillerModulationNibble2(b) (Mod_Miller_LUT[(b & 0x000F)])
252 Uart
.state
= STATE_UNSYNCD
;
254 Uart
.len
= 0; // number of decoded data bytes
255 Uart
.shiftReg
= 0; // shiftreg to hold decoded data bits
256 Uart
.parityBits
= 0; //
257 Uart
.twoBits
= 0x0000; // buffer for 2 Bits
264 // use parameter non_real_time to provide a timestamp. Set to 0 if the decoder should measure real time
265 static RAMFUNC
bool MillerDecoding(uint8_t bit
, uint32_t non_real_time
)
268 Uart
.twoBits
= (Uart
.twoBits
<< 8) | bit
;
270 if (Uart
.state
== STATE_UNSYNCD
) { // not yet synced
271 if (Uart
.highCnt
< 7) { // wait for a stable unmodulated signal
272 if (Uart
.twoBits
== 0xffff) {
278 Uart
.syncBit
= 0xFFFF; // not set
279 // look for 00xx1111 (the start bit)
280 if ((Uart
.twoBits
& 0x6780) == 0x0780) Uart
.syncBit
= 7;
281 else if ((Uart
.twoBits
& 0x33C0) == 0x03C0) Uart
.syncBit
= 6;
282 else if ((Uart
.twoBits
& 0x19E0) == 0x01E0) Uart
.syncBit
= 5;
283 else if ((Uart
.twoBits
& 0x0CF0) == 0x00F0) Uart
.syncBit
= 4;
284 else if ((Uart
.twoBits
& 0x0678) == 0x0078) Uart
.syncBit
= 3;
285 else if ((Uart
.twoBits
& 0x033C) == 0x003C) Uart
.syncBit
= 2;
286 else if ((Uart
.twoBits
& 0x019E) == 0x001E) Uart
.syncBit
= 1;
287 else if ((Uart
.twoBits
& 0x00CF) == 0x000F) Uart
.syncBit
= 0;
288 if (Uart
.syncBit
!= 0xFFFF) {
289 Uart
.startTime
= non_real_time
?non_real_time
:(GetCountSspClk() & 0xfffffff8);
290 Uart
.startTime
-= Uart
.syncBit
;
291 Uart
.endTime
= Uart
.startTime
;
292 Uart
.state
= STATE_START_OF_COMMUNICATION
;
298 if (IsMillerModulationNibble1(Uart
.twoBits
>> Uart
.syncBit
)) {
299 if (IsMillerModulationNibble2(Uart
.twoBits
>> Uart
.syncBit
)) { // Modulation in both halves - error
302 } else { // Modulation in first half = Sequence Z = logic "0"
303 if (Uart
.state
== STATE_MILLER_X
) { // error - must not follow after X
308 Uart
.shiftReg
= (Uart
.shiftReg
>> 1); // add a 0 to the shiftreg
309 Uart
.state
= STATE_MILLER_Z
;
310 Uart
.endTime
= Uart
.startTime
+ 8*(9*Uart
.len
+ Uart
.bitCount
+ 1) - 6;
311 if(Uart
.bitCount
>= 9) { // if we decoded a full byte (including parity)
312 Uart
.output
[Uart
.len
++] = (Uart
.shiftReg
& 0xff);
313 Uart
.parityBits
<<= 1; // make room for the parity bit
314 Uart
.parityBits
|= ((Uart
.shiftReg
>> 8) & 0x01); // store parity bit
321 if (IsMillerModulationNibble2(Uart
.twoBits
>> Uart
.syncBit
)) { // Modulation second half = Sequence X = logic "1"
323 Uart
.shiftReg
= (Uart
.shiftReg
>> 1) | 0x100; // add a 1 to the shiftreg
324 Uart
.state
= STATE_MILLER_X
;
325 Uart
.endTime
= Uart
.startTime
+ 8*(9*Uart
.len
+ Uart
.bitCount
+ 1) - 2;
326 if(Uart
.bitCount
>= 9) { // if we decoded a full byte (including parity)
327 Uart
.output
[Uart
.len
++] = (Uart
.shiftReg
& 0xff);
328 Uart
.parityBits
<<= 1; // make room for the new parity bit
329 Uart
.parityBits
|= ((Uart
.shiftReg
>> 8) & 0x01); // store parity bit
333 } else { // no modulation in both halves - Sequence Y
334 if (Uart
.state
== STATE_MILLER_Z
|| Uart
.state
== STATE_MILLER_Y
) { // Y after logic "0" - End of Communication
335 Uart
.state
= STATE_UNSYNCD
;
336 if(Uart
.len
== 0 && Uart
.bitCount
> 0) { // if we decoded some bits
337 Uart
.shiftReg
>>= (9 - Uart
.bitCount
); // add them to the output
338 Uart
.output
[Uart
.len
++] = (Uart
.shiftReg
& 0xff);
339 Uart
.parityBits
<<= 1; // no parity bit - add "0"
340 Uart
.bitCount
--; // last "0" was part of the EOC sequence
344 if (Uart
.state
== STATE_START_OF_COMMUNICATION
) { // error - must not follow directly after SOC
347 } else { // a logic "0"
349 Uart
.shiftReg
= (Uart
.shiftReg
>> 1); // add a 0 to the shiftreg
350 Uart
.state
= STATE_MILLER_Y
;
351 if(Uart
.bitCount
>= 9) { // if we decoded a full byte (including parity)
352 Uart
.output
[Uart
.len
++] = (Uart
.shiftReg
& 0xff);
353 Uart
.parityBits
<<= 1; // make room for the parity bit
354 Uart
.parityBits
|= ((Uart
.shiftReg
>> 8) & 0x01); // store parity bit
364 return FALSE
; // not finished yet, need more data
369 //=============================================================================
370 // ISO 14443 Type A - Manchester decoder
371 //=============================================================================
373 // This decoder is used when the PM3 acts as a reader.
374 // The tag will modulate the reader field by asserting different loads to it. As a consequence, the voltage
375 // at the reader antenna will be modulated as well. The FPGA detects the modulation for us and would deliver e.g. the following:
376 // ........ 0 0 1 1 1 1 0 0 0 0 0 0 0 0 1 1 1 1 1 1 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 .......
377 // The Manchester decoder needs to identify the following sequences:
378 // 4 ticks modulated followed by 4 ticks unmodulated: Sequence D = 1 (also used as "start of communication")
379 // 4 ticks unmodulated followed by 4 ticks modulated: Sequence E = 0
380 // 8 ticks unmodulated: Sequence F = end of communication
381 // 8 ticks modulated: A collision. Save the collision position and treat as Sequence D
382 // Note 1: the bitstream may start at any time. We therefore need to sync.
383 // Note 2: parameter offset is used to determine the position of the parity bits (required for the anticollision command only)
386 // Lookup-Table to decide if 4 raw bits are a modulation.
387 // We accept three or four "1" in any position
388 const bool Mod_Manchester_LUT
[] = {
389 FALSE
, FALSE
, FALSE
, FALSE
, FALSE
, FALSE
, FALSE
, TRUE
,
390 FALSE
, FALSE
, FALSE
, TRUE
, FALSE
, TRUE
, TRUE
, TRUE
393 #define IsManchesterModulationNibble1(b) (Mod_Manchester_LUT[(b & 0x00F0) >> 4])
394 #define IsManchesterModulationNibble2(b) (Mod_Manchester_LUT[(b & 0x000F)])
399 Demod
.state
= DEMOD_UNSYNCD
;
400 Demod
.len
= 0; // number of decoded data bytes
401 Demod
.shiftReg
= 0; // shiftreg to hold decoded data bits
402 Demod
.parityBits
= 0; //
403 Demod
.collisionPos
= 0; // Position of collision bit
404 Demod
.twoBits
= 0xffff; // buffer for 2 Bits
410 // use parameter non_real_time to provide a timestamp. Set to 0 if the decoder should measure real time
411 static RAMFUNC
int ManchesterDecoding(uint8_t bit
, uint16_t offset
, uint32_t non_real_time
)
414 Demod
.twoBits
= (Demod
.twoBits
<< 8) | bit
;
416 if (Demod
.state
== DEMOD_UNSYNCD
) {
418 if (Demod
.highCnt
< 2) { // wait for a stable unmodulated signal
419 if (Demod
.twoBits
== 0x0000) {
425 Demod
.syncBit
= 0xFFFF; // not set
426 if ((Demod
.twoBits
& 0x7700) == 0x7000) Demod
.syncBit
= 7;
427 else if ((Demod
.twoBits
& 0x3B80) == 0x3800) Demod
.syncBit
= 6;
428 else if ((Demod
.twoBits
& 0x1DC0) == 0x1C00) Demod
.syncBit
= 5;
429 else if ((Demod
.twoBits
& 0x0EE0) == 0x0E00) Demod
.syncBit
= 4;
430 else if ((Demod
.twoBits
& 0x0770) == 0x0700) Demod
.syncBit
= 3;
431 else if ((Demod
.twoBits
& 0x03B8) == 0x0380) Demod
.syncBit
= 2;
432 else if ((Demod
.twoBits
& 0x01DC) == 0x01C0) Demod
.syncBit
= 1;
433 else if ((Demod
.twoBits
& 0x00EE) == 0x00E0) Demod
.syncBit
= 0;
434 if (Demod
.syncBit
!= 0xFFFF) {
435 Demod
.startTime
= non_real_time
?non_real_time
:(GetCountSspClk() & 0xfffffff8);
436 Demod
.startTime
-= Demod
.syncBit
;
437 Demod
.bitCount
= offset
; // number of decoded data bits
438 Demod
.state
= DEMOD_MANCHESTER_DATA
;
444 if (IsManchesterModulationNibble1(Demod
.twoBits
>> Demod
.syncBit
)) { // modulation in first half
445 if (IsManchesterModulationNibble2(Demod
.twoBits
>> Demod
.syncBit
)) { // ... and in second half = collision
446 if (!Demod
.collisionPos
) {
447 Demod
.collisionPos
= (Demod
.len
<< 3) + Demod
.bitCount
;
449 } // modulation in first half only - Sequence D = 1
451 Demod
.shiftReg
= (Demod
.shiftReg
>> 1) | 0x100; // in both cases, add a 1 to the shiftreg
452 if(Demod
.bitCount
== 9) { // if we decoded a full byte (including parity)
453 Demod
.output
[Demod
.len
++] = (Demod
.shiftReg
& 0xff);
454 Demod
.parityBits
<<= 1; // make room for the parity bit
455 Demod
.parityBits
|= ((Demod
.shiftReg
>> 8) & 0x01); // store parity bit
459 Demod
.endTime
= Demod
.startTime
+ 8*(9*Demod
.len
+ Demod
.bitCount
+ 1) - 4;
460 } else { // no modulation in first half
461 if (IsManchesterModulationNibble2(Demod
.twoBits
>> Demod
.syncBit
)) { // and modulation in second half = Sequence E = 0
463 Demod
.shiftReg
= (Demod
.shiftReg
>> 1); // add a 0 to the shiftreg
464 if(Demod
.bitCount
>= 9) { // if we decoded a full byte (including parity)
465 Demod
.output
[Demod
.len
++] = (Demod
.shiftReg
& 0xff);
466 Demod
.parityBits
<<= 1; // make room for the new parity bit
467 Demod
.parityBits
|= ((Demod
.shiftReg
>> 8) & 0x01); // store parity bit
471 Demod
.endTime
= Demod
.startTime
+ 8*(9*Demod
.len
+ Demod
.bitCount
+ 1);
472 } else { // no modulation in both halves - End of communication
473 if (Demod
.len
> 0 || Demod
.bitCount
> 0) { // received something
474 if(Demod
.bitCount
> 0) { // if we decoded bits
475 Demod
.shiftReg
>>= (9 - Demod
.bitCount
); // add the remaining decoded bits to the output
476 Demod
.output
[Demod
.len
++] = Demod
.shiftReg
& 0xff;
477 // No parity bit, so just shift a 0
478 Demod
.parityBits
<<= 1;
480 return TRUE
; // we are finished with decoding the raw data sequence
481 } else { // nothing received. Start over
489 return FALSE
; // not finished yet, need more data
492 //=============================================================================
493 // Finally, a `sniffer' for ISO 14443 Type A
494 // Both sides of communication!
495 //=============================================================================
497 //-----------------------------------------------------------------------------
498 // Record the sequence of commands sent by the reader to the tag, with
499 // triggering so that we start recording at the point that the tag is moved
501 //-----------------------------------------------------------------------------
502 void RAMFUNC
SnoopIso14443a(uint8_t param
) {
504 // bit 0 - trigger from first card answer
505 // bit 1 - trigger from first reader 7-bit request
509 iso14a_clear_trace();
511 // We won't start recording the frames that we acquire until we trigger;
512 // a good trigger condition to get started is probably when we see a
513 // response from the tag.
514 // triggered == FALSE -- to wait first for card
515 bool triggered
= !(param
& 0x03);
517 // The command (reader -> tag) that we're receiving.
518 // The length of a received command will in most cases be no more than 18 bytes.
519 // So 32 should be enough!
520 uint8_t *receivedCmd
= (((uint8_t *)BigBuf
) + RECV_CMD_OFFSET
);
521 // The response (tag -> reader) that we're receiving.
522 uint8_t *receivedResponse
= (((uint8_t *)BigBuf
) + RECV_RES_OFFSET
);
524 // As we receive stuff, we copy it from receivedCmd or receivedResponse
525 // into trace, along with its length and other annotations.
526 //uint8_t *trace = (uint8_t *)BigBuf;
528 // The DMA buffer, used to stream samples from the FPGA
529 uint8_t *dmaBuf
= ((uint8_t *)BigBuf
) + DMA_BUFFER_OFFSET
;
530 uint8_t *data
= dmaBuf
;
531 uint8_t previous_data
= 0;
534 bool TagIsActive
= FALSE
;
535 bool ReaderIsActive
= FALSE
;
537 iso14443a_setup(FPGA_HF_ISO14443A_SNIFFER
);
539 // Set up the demodulator for tag -> reader responses.
540 Demod
.output
= receivedResponse
;
542 // Set up the demodulator for the reader -> tag commands
543 Uart
.output
= receivedCmd
;
545 // Setup and start DMA.
546 FpgaSetupSscDma((uint8_t *)dmaBuf
, DMA_BUFFER_SIZE
);
548 // And now we loop, receiving samples.
549 for(uint32_t rsamples
= 0; TRUE
; ) {
552 DbpString("cancelled by button");
559 int register readBufDataP
= data
- dmaBuf
;
560 int register dmaBufDataP
= DMA_BUFFER_SIZE
- AT91C_BASE_PDC_SSC
->PDC_RCR
;
561 if (readBufDataP
<= dmaBufDataP
){
562 dataLen
= dmaBufDataP
- readBufDataP
;
564 dataLen
= DMA_BUFFER_SIZE
- readBufDataP
+ dmaBufDataP
;
566 // test for length of buffer
567 if(dataLen
> maxDataLen
) {
568 maxDataLen
= dataLen
;
570 Dbprintf("blew circular buffer! dataLen=%d", dataLen
);
574 if(dataLen
< 1) continue;
576 // primary buffer was stopped( <-- we lost data!
577 if (!AT91C_BASE_PDC_SSC
->PDC_RCR
) {
578 AT91C_BASE_PDC_SSC
->PDC_RPR
= (uint32_t) dmaBuf
;
579 AT91C_BASE_PDC_SSC
->PDC_RCR
= DMA_BUFFER_SIZE
;
580 Dbprintf("RxEmpty ERROR!!! data length:%d", dataLen
); // temporary
582 // secondary buffer sets as primary, secondary buffer was stopped
583 if (!AT91C_BASE_PDC_SSC
->PDC_RNCR
) {
584 AT91C_BASE_PDC_SSC
->PDC_RNPR
= (uint32_t) dmaBuf
;
585 AT91C_BASE_PDC_SSC
->PDC_RNCR
= DMA_BUFFER_SIZE
;
590 if (rsamples
& 0x01) { // Need two samples to feed Miller and Manchester-Decoder
592 if(!TagIsActive
) { // no need to try decoding reader data if the tag is sending
593 uint8_t readerdata
= (previous_data
& 0xF0) | (*data
>> 4);
594 if (MillerDecoding(readerdata
, (rsamples
-1)*4)) {
597 // check - if there is a short 7bit request from reader
598 if ((!triggered
) && (param
& 0x02) && (Uart
.len
== 1) && (Uart
.bitCount
== 7)) triggered
= TRUE
;
601 if (!LogTrace(receivedCmd
, Uart
.len
, Uart
.startTime
*16 - DELAY_READER_AIR2ARM_AS_SNIFFER
, Uart
.parityBits
, TRUE
)) break;
602 if (!LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_READER_AIR2ARM_AS_SNIFFER
, 0, TRUE
)) break;
604 /* And ready to receive another command. */
606 /* And also reset the demod code, which might have been */
607 /* false-triggered by the commands from the reader. */
611 ReaderIsActive
= (Uart
.state
!= STATE_UNSYNCD
);
614 if(!ReaderIsActive
) { // no need to try decoding tag data if the reader is sending - and we cannot afford the time
615 uint8_t tagdata
= (previous_data
<< 4) | (*data
& 0x0F);
616 if(ManchesterDecoding(tagdata
, 0, (rsamples
-1)*4)) {
619 if (!LogTrace(receivedResponse
, Demod
.len
, Demod
.startTime
*16 - DELAY_TAG_AIR2ARM_AS_SNIFFER
, Demod
.parityBits
, FALSE
)) break;
620 if (!LogTrace(NULL
, 0, Demod
.endTime
*16 - DELAY_TAG_AIR2ARM_AS_SNIFFER
, 0, FALSE
)) break;
622 if ((!triggered
) && (param
& 0x01)) triggered
= TRUE
;
624 // And ready to receive another response.
628 TagIsActive
= (Demod
.state
!= DEMOD_UNSYNCD
);
632 previous_data
= *data
;
635 if(data
== dmaBuf
+ DMA_BUFFER_SIZE
) {
640 DbpString("COMMAND FINISHED");
643 Dbprintf("maxDataLen=%d, Uart.state=%x, Uart.len=%d", maxDataLen
, Uart
.state
, Uart
.len
);
644 Dbprintf("traceLen=%d, Uart.output[0]=%08x", traceLen
, (uint32_t)Uart
.output
[0]);
648 //-----------------------------------------------------------------------------
649 // Prepare tag messages
650 //-----------------------------------------------------------------------------
651 static void CodeIso14443aAsTagPar(const uint8_t *cmd
, int len
, uint32_t dwParity
)
657 // Correction bit, might be removed when not needed
662 ToSendStuffBit(1); // 1
668 ToSend
[++ToSendMax
] = SEC_D
;
669 LastProxToAirDuration
= 8 * ToSendMax
- 4;
671 for(i
= 0; i
< len
; i
++) {
676 for(j
= 0; j
< 8; j
++) {
678 ToSend
[++ToSendMax
] = SEC_D
;
680 ToSend
[++ToSendMax
] = SEC_E
;
685 // Get the parity bit
686 if ((dwParity
>> i
) & 0x01) {
687 ToSend
[++ToSendMax
] = SEC_D
;
688 LastProxToAirDuration
= 8 * ToSendMax
- 4;
690 ToSend
[++ToSendMax
] = SEC_E
;
691 LastProxToAirDuration
= 8 * ToSendMax
;
696 ToSend
[++ToSendMax
] = SEC_F
;
698 // Convert from last byte pos to length
702 static void CodeIso14443aAsTag(const uint8_t *cmd
, int len
){
703 CodeIso14443aAsTagPar(cmd
, len
, GetParity(cmd
, len
));
707 static void Code4bitAnswerAsTag(uint8_t cmd
)
713 // Correction bit, might be removed when not needed
718 ToSendStuffBit(1); // 1
724 ToSend
[++ToSendMax
] = SEC_D
;
727 for(i
= 0; i
< 4; i
++) {
729 ToSend
[++ToSendMax
] = SEC_D
;
730 LastProxToAirDuration
= 8 * ToSendMax
- 4;
732 ToSend
[++ToSendMax
] = SEC_E
;
733 LastProxToAirDuration
= 8 * ToSendMax
;
739 ToSend
[++ToSendMax
] = SEC_F
;
741 // Convert from last byte pos to length
745 //-----------------------------------------------------------------------------
746 // Wait for commands from reader
747 // Stop when button is pressed
748 // Or return TRUE when command is captured
749 //-----------------------------------------------------------------------------
750 static int GetIso14443aCommandFromReader(uint8_t *received
, int *len
, int maxLen
)
752 // Set FPGA mode to "simulated ISO 14443 tag", no modulation (listen
753 // only, since we are receiving, not transmitting).
754 // Signal field is off with the appropriate LED
756 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A
| FPGA_HF_ISO14443A_TAGSIM_LISTEN
);
758 // Now run a `software UART' on the stream of incoming samples.
760 Uart
.output
= received
;
763 uint8_t b
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
768 if(BUTTON_PRESS()) return FALSE
;
770 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_RXRDY
)) {
771 b
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
772 if(MillerDecoding(b
, 0)) {
780 static int EmSendCmd14443aRaw(uint8_t *resp
, int respLen
, bool correctionNeeded
);
781 int EmSend4bitEx(uint8_t resp
, bool correctionNeeded
);
782 int EmSend4bit(uint8_t resp
);
783 int EmSendCmdExPar(uint8_t *resp
, int respLen
, bool correctionNeeded
, uint32_t par
);
784 int EmSendCmdExPar(uint8_t *resp
, int respLen
, bool correctionNeeded
, uint32_t par
);
785 int EmSendCmdEx(uint8_t *resp
, int respLen
, bool correctionNeeded
);
786 int EmSendCmd(uint8_t *resp
, int respLen
);
787 int EmSendCmdPar(uint8_t *resp
, int respLen
, uint32_t par
);
788 bool EmLogTrace(uint8_t *reader_data
, uint16_t reader_len
, uint32_t reader_StartTime
, uint32_t reader_EndTime
, uint32_t reader_Parity
,
789 uint8_t *tag_data
, uint16_t tag_len
, uint32_t tag_StartTime
, uint32_t tag_EndTime
, uint32_t tag_Parity
);
791 static uint8_t* free_buffer_pointer
= (((uint8_t *)BigBuf
) + FREE_BUFFER_OFFSET
);
798 uint32_t ProxToAirDuration
;
799 } tag_response_info_t
;
801 void reset_free_buffer() {
802 free_buffer_pointer
= (((uint8_t *)BigBuf
) + FREE_BUFFER_OFFSET
);
805 bool prepare_tag_modulation(tag_response_info_t
* response_info
, size_t max_buffer_size
) {
806 // Example response, answer to MIFARE Classic read block will be 16 bytes + 2 CRC = 18 bytes
807 // This will need the following byte array for a modulation sequence
808 // 144 data bits (18 * 8)
811 // 1 Correction bit (Answer in 1172 or 1236 periods, see FPGA)
812 // 1 just for the case
814 // 166 bytes, since every bit that needs to be send costs us a byte
817 // Prepare the tag modulation bits from the message
818 CodeIso14443aAsTag(response_info
->response
,response_info
->response_n
);
820 // Make sure we do not exceed the free buffer space
821 if (ToSendMax
> max_buffer_size
) {
822 Dbprintf("Out of memory, when modulating bits for tag answer:");
823 Dbhexdump(response_info
->response_n
,response_info
->response
,false);
827 // Copy the byte array, used for this modulation to the buffer position
828 memcpy(response_info
->modulation
,ToSend
,ToSendMax
);
830 // Store the number of bytes that were used for encoding/modulation and the time needed to transfer them
831 response_info
->modulation_n
= ToSendMax
;
832 response_info
->ProxToAirDuration
= LastProxToAirDuration
;
837 bool prepare_allocated_tag_modulation(tag_response_info_t
* response_info
) {
838 // Retrieve and store the current buffer index
839 response_info
->modulation
= free_buffer_pointer
;
841 // Determine the maximum size we can use from our buffer
842 size_t max_buffer_size
= (((uint8_t *)BigBuf
)+FREE_BUFFER_OFFSET
+FREE_BUFFER_SIZE
)-free_buffer_pointer
;
844 // Forward the prepare tag modulation function to the inner function
845 if (prepare_tag_modulation(response_info
,max_buffer_size
)) {
846 // Update the free buffer offset
847 free_buffer_pointer
+= ToSendMax
;
854 //-----------------------------------------------------------------------------
855 // Main loop of simulated tag: receive commands from reader, decide what
856 // response to send, and send it.
857 //-----------------------------------------------------------------------------
858 void SimulateIso14443aTag(int tagType
, int uid_1st
, int uid_2nd
, byte_t
* data
)
860 // Enable and clear the trace
861 iso14a_clear_trace();
862 iso14a_set_tracing(TRUE
);
866 // The first response contains the ATQA (note: bytes are transmitted in reverse order).
867 uint8_t response1
[2];
870 case 1: { // MIFARE Classic
871 // Says: I am Mifare 1k - original line
876 case 2: { // MIFARE Ultralight
877 // Says: I am a stupid memory tag, no crypto
882 case 3: { // MIFARE DESFire
883 // Says: I am a DESFire tag, ph33r me
888 case 4: { // ISO/IEC 14443-4
889 // Says: I am a javacard (JCOP)
895 Dbprintf("Error: unkown tagtype (%d)",tagType
);
900 // The second response contains the (mandatory) first 24 bits of the UID
901 uint8_t response2
[5];
903 // Check if the uid uses the (optional) part
904 uint8_t response2a
[5];
907 num_to_bytes(uid_1st
,3,response2
+1);
908 num_to_bytes(uid_2nd
,4,response2a
);
909 response2a
[4] = response2a
[0] ^ response2a
[1] ^ response2a
[2] ^ response2a
[3];
911 // Configure the ATQA and SAK accordingly
912 response1
[0] |= 0x40;
915 num_to_bytes(uid_1st
,4,response2
);
916 // Configure the ATQA and SAK accordingly
917 response1
[0] &= 0xBF;
921 // Calculate the BitCountCheck (BCC) for the first 4 bytes of the UID.
922 response2
[4] = response2
[0] ^ response2
[1] ^ response2
[2] ^ response2
[3];
924 // Prepare the mandatory SAK (for 4 and 7 byte UID)
925 uint8_t response3
[3];
927 ComputeCrc14443(CRC_14443_A
, response3
, 1, &response3
[1], &response3
[2]);
929 // Prepare the optional second SAK (for 7 byte UID), drop the cascade bit
930 uint8_t response3a
[3];
931 response3a
[0] = sak
& 0xFB;
932 ComputeCrc14443(CRC_14443_A
, response3a
, 1, &response3a
[1], &response3a
[2]);
934 uint8_t response5
[] = { 0x00, 0x00, 0x00, 0x00 }; // Very random tag nonce
935 uint8_t response6
[] = { 0x04, 0x58, 0x00, 0x02, 0x00, 0x00 }; // dummy ATS (pseudo-ATR), answer to RATS
936 ComputeCrc14443(CRC_14443_A
, response6
, 4, &response6
[4], &response6
[5]);
938 #define TAG_RESPONSE_COUNT 7
939 tag_response_info_t responses
[TAG_RESPONSE_COUNT
] = {
940 { .response
= response1
, .response_n
= sizeof(response1
) }, // Answer to request - respond with card type
941 { .response
= response2
, .response_n
= sizeof(response2
) }, // Anticollision cascade1 - respond with uid
942 { .response
= response2a
, .response_n
= sizeof(response2a
) }, // Anticollision cascade2 - respond with 2nd half of uid if asked
943 { .response
= response3
, .response_n
= sizeof(response3
) }, // Acknowledge select - cascade 1
944 { .response
= response3a
, .response_n
= sizeof(response3a
) }, // Acknowledge select - cascade 2
945 { .response
= response5
, .response_n
= sizeof(response5
) }, // Authentication answer (random nonce)
946 { .response
= response6
, .response_n
= sizeof(response6
) }, // dummy ATS (pseudo-ATR), answer to RATS
949 // Allocate 512 bytes for the dynamic modulation, created when the reader queries for it
950 // Such a response is less time critical, so we can prepare them on the fly
951 #define DYNAMIC_RESPONSE_BUFFER_SIZE 64
952 #define DYNAMIC_MODULATION_BUFFER_SIZE 512
953 uint8_t dynamic_response_buffer
[DYNAMIC_RESPONSE_BUFFER_SIZE
];
954 uint8_t dynamic_modulation_buffer
[DYNAMIC_MODULATION_BUFFER_SIZE
];
955 tag_response_info_t dynamic_response_info
= {
956 .response
= dynamic_response_buffer
,
958 .modulation
= dynamic_modulation_buffer
,
962 // Reset the offset pointer of the free buffer
965 // Prepare the responses of the anticollision phase
966 // there will be not enough time to do this at the moment the reader sends it REQA
967 for (size_t i
=0; i
<TAG_RESPONSE_COUNT
; i
++) {
968 prepare_allocated_tag_modulation(&responses
[i
]);
971 uint8_t *receivedCmd
= (((uint8_t *)BigBuf
) + RECV_CMD_OFFSET
);
974 // To control where we are in the protocol
978 // Just to allow some checks
983 // We need to listen to the high-frequency, peak-detected path.
984 iso14443a_setup(FPGA_HF_ISO14443A_TAGSIM_LISTEN
);
987 tag_response_info_t
* p_response
;
991 // Clean receive command buffer
993 if(!GetIso14443aCommandFromReader(receivedCmd
, &len
, RECV_CMD_SIZE
)) {
994 DbpString("Button press");
1000 // doob - added loads of debug strings so we can see what the reader is saying to us during the sim as hi14alist is not populated
1001 // Okay, look at the command now.
1003 if(receivedCmd
[0] == 0x26) { // Received a REQUEST
1004 p_response
= &responses
[0]; order
= 1;
1005 } else if(receivedCmd
[0] == 0x52) { // Received a WAKEUP
1006 p_response
= &responses
[0]; order
= 6;
1007 } else if(receivedCmd
[1] == 0x20 && receivedCmd
[0] == 0x93) { // Received request for UID (cascade 1)
1008 p_response
= &responses
[1]; order
= 2;
1009 } else if(receivedCmd
[1] == 0x20 && receivedCmd
[0] == 0x95) { // Received request for UID (cascade 2)
1010 p_response
= &responses
[2]; order
= 20;
1011 } else if(receivedCmd
[1] == 0x70 && receivedCmd
[0] == 0x93) { // Received a SELECT (cascade 1)
1012 p_response
= &responses
[3]; order
= 3;
1013 } else if(receivedCmd
[1] == 0x70 && receivedCmd
[0] == 0x95) { // Received a SELECT (cascade 2)
1014 p_response
= &responses
[4]; order
= 30;
1015 } else if(receivedCmd
[0] == 0x30) { // Received a (plain) READ
1016 EmSendCmdEx(data
+(4*receivedCmd
[0]),16,false);
1017 // Dbprintf("Read request from reader: %x %x",receivedCmd[0],receivedCmd[1]);
1018 // We already responded, do not send anything with the EmSendCmd14443aRaw() that is called below
1020 } else if(receivedCmd
[0] == 0x50) { // Received a HALT
1021 // DbpString("Reader requested we HALT!:");
1023 LogTrace(receivedCmd
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
1024 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
1027 } else if(receivedCmd
[0] == 0x60 || receivedCmd
[0] == 0x61) { // Received an authentication request
1028 p_response
= &responses
[5]; order
= 7;
1029 } else if(receivedCmd
[0] == 0xE0) { // Received a RATS request
1030 if (tagType
== 1 || tagType
== 2) { // RATS not supported
1031 EmSend4bit(CARD_NACK_NA
);
1034 p_response
= &responses
[6]; order
= 70;
1036 } else if (order
== 7 && len
== 8) { // Received authentication request
1038 LogTrace(receivedCmd
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
1039 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
1041 uint32_t nr
= bytes_to_num(receivedCmd
,4);
1042 uint32_t ar
= bytes_to_num(receivedCmd
+4,4);
1043 Dbprintf("Auth attempt {nr}{ar}: %08x %08x",nr
,ar
);
1045 // Check for ISO 14443A-4 compliant commands, look at left nibble
1046 switch (receivedCmd
[0]) {
1049 case 0x0A: { // IBlock (command)
1050 dynamic_response_info
.response
[0] = receivedCmd
[0];
1051 dynamic_response_info
.response
[1] = 0x00;
1052 dynamic_response_info
.response
[2] = 0x90;
1053 dynamic_response_info
.response
[3] = 0x00;
1054 dynamic_response_info
.response_n
= 4;
1058 case 0x1B: { // Chaining command
1059 dynamic_response_info
.response
[0] = 0xaa | ((receivedCmd
[0]) & 1);
1060 dynamic_response_info
.response_n
= 2;
1065 dynamic_response_info
.response
[0] = receivedCmd
[0] ^ 0x11;
1066 dynamic_response_info
.response_n
= 2;
1070 memcpy(dynamic_response_info
.response
,"\xAB\x00",2);
1071 dynamic_response_info
.response_n
= 2;
1075 case 0xC2: { // Readers sends deselect command
1076 memcpy(dynamic_response_info
.response
,"\xCA\x00",2);
1077 dynamic_response_info
.response_n
= 2;
1081 // Never seen this command before
1083 LogTrace(receivedCmd
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
1084 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
1086 Dbprintf("Received unknown command (len=%d):",len
);
1087 Dbhexdump(len
,receivedCmd
,false);
1089 dynamic_response_info
.response_n
= 0;
1093 if (dynamic_response_info
.response_n
> 0) {
1094 // Copy the CID from the reader query
1095 dynamic_response_info
.response
[1] = receivedCmd
[1];
1097 // Add CRC bytes, always used in ISO 14443A-4 compliant cards
1098 AppendCrc14443a(dynamic_response_info
.response
,dynamic_response_info
.response_n
);
1099 dynamic_response_info
.response_n
+= 2;
1101 if (prepare_tag_modulation(&dynamic_response_info
,DYNAMIC_MODULATION_BUFFER_SIZE
) == false) {
1102 Dbprintf("Error preparing tag response");
1104 LogTrace(receivedCmd
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
1105 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
1109 p_response
= &dynamic_response_info
;
1113 // Count number of wakeups received after a halt
1114 if(order
== 6 && lastorder
== 5) { happened
++; }
1116 // Count number of other messages after a halt
1117 if(order
!= 6 && lastorder
== 5) { happened2
++; }
1119 if(cmdsRecvd
> 999) {
1120 DbpString("1000 commands later...");
1125 if (p_response
!= NULL
) {
1126 EmSendCmd14443aRaw(p_response
->modulation
, p_response
->modulation_n
, receivedCmd
[0] == 0x52);
1127 // do the tracing for the previous reader request and this tag answer:
1128 EmLogTrace(Uart
.output
,
1130 Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
,
1131 Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
,
1133 p_response
->response
,
1134 p_response
->response_n
,
1135 LastTimeProxToAirStart
*16 + DELAY_ARM2AIR_AS_TAG
,
1136 (LastTimeProxToAirStart
+ p_response
->ProxToAirDuration
)*16 + DELAY_ARM2AIR_AS_TAG
,
1137 SwapBits(GetParity(p_response
->response
, p_response
->response_n
), p_response
->response_n
));
1141 Dbprintf("Trace Full. Simulation stopped.");
1146 Dbprintf("%x %x %x", happened
, happened2
, cmdsRecvd
);
1151 // prepare a delayed transfer. This simply shifts ToSend[] by a number
1152 // of bits specified in the delay parameter.
1153 void PrepareDelayedTransfer(uint16_t delay
)
1155 uint8_t bitmask
= 0;
1156 uint8_t bits_to_shift
= 0;
1157 uint8_t bits_shifted
= 0;
1161 for (uint16_t i
= 0; i
< delay
; i
++) {
1162 bitmask
|= (0x01 << i
);
1164 ToSend
[ToSendMax
++] = 0x00;
1165 for (uint16_t i
= 0; i
< ToSendMax
; i
++) {
1166 bits_to_shift
= ToSend
[i
] & bitmask
;
1167 ToSend
[i
] = ToSend
[i
] >> delay
;
1168 ToSend
[i
] = ToSend
[i
] | (bits_shifted
<< (8 - delay
));
1169 bits_shifted
= bits_to_shift
;
1175 //-------------------------------------------------------------------------------------
1176 // Transmit the command (to the tag) that was placed in ToSend[].
1177 // Parameter timing:
1178 // if NULL: transfer at next possible time, taking into account
1179 // request guard time and frame delay time
1180 // if == 0: transfer immediately and return time of transfer
1181 // if != 0: delay transfer until time specified
1182 //-------------------------------------------------------------------------------------
1183 static void TransmitFor14443a(const uint8_t *cmd
, int len
, uint32_t *timing
)
1186 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A
| FPGA_HF_ISO14443A_READER_MOD
);
1188 uint32_t ThisTransferTime
= 0;
1191 if(*timing
== 0) { // Measure time
1192 *timing
= (GetCountSspClk() + 8) & 0xfffffff8;
1194 PrepareDelayedTransfer(*timing
& 0x00000007); // Delay transfer (fine tuning - up to 7 MF clock ticks)
1196 if(MF_DBGLEVEL
>= 4 && GetCountSspClk() >= (*timing
& 0xfffffff8)) Dbprintf("TransmitFor14443a: Missed timing");
1197 while(GetCountSspClk() < (*timing
& 0xfffffff8)); // Delay transfer (multiple of 8 MF clock ticks)
1198 LastTimeProxToAirStart
= *timing
;
1200 ThisTransferTime
= ((MAX(NextTransferTime
, GetCountSspClk()) & 0xfffffff8) + 8);
1201 while(GetCountSspClk() < ThisTransferTime
);
1202 LastTimeProxToAirStart
= ThisTransferTime
;
1206 AT91C_BASE_SSC
->SSC_THR
= SEC_Y
;
1208 // for(uint16_t c = 0; c < 10;) { // standard delay for each transfer (allow tag to be ready after last transmission)
1209 // if(AT91C_BASE_SSC->SSC_SR & (AT91C_SSC_TXRDY)) {
1210 // AT91C_BASE_SSC->SSC_THR = SEC_Y;
1217 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_TXRDY
)) {
1218 AT91C_BASE_SSC
->SSC_THR
= cmd
[c
];
1226 NextTransferTime
= MAX(NextTransferTime
, LastTimeProxToAirStart
+ REQUEST_GUARD_TIME
);
1231 //-----------------------------------------------------------------------------
1232 // Prepare reader command (in bits, support short frames) to send to FPGA
1233 //-----------------------------------------------------------------------------
1234 void CodeIso14443aBitsAsReaderPar(const uint8_t * cmd
, int bits
, uint32_t dwParity
)
1242 // Start of Communication (Seq. Z)
1243 ToSend
[++ToSendMax
] = SEC_Z
;
1244 LastProxToAirDuration
= 8 * (ToSendMax
+1) - 6;
1247 size_t bytecount
= nbytes(bits
);
1248 // Generate send structure for the data bits
1249 for (i
= 0; i
< bytecount
; i
++) {
1250 // Get the current byte to send
1252 size_t bitsleft
= MIN((bits
-(i
*8)),8);
1254 for (j
= 0; j
< bitsleft
; j
++) {
1257 ToSend
[++ToSendMax
] = SEC_X
;
1258 LastProxToAirDuration
= 8 * (ToSendMax
+1) - 2;
1263 ToSend
[++ToSendMax
] = SEC_Z
;
1264 LastProxToAirDuration
= 8 * (ToSendMax
+1) - 6;
1267 ToSend
[++ToSendMax
] = SEC_Y
;
1274 // Only transmit (last) parity bit if we transmitted a complete byte
1276 // Get the parity bit
1277 if ((dwParity
>> i
) & 0x01) {
1279 ToSend
[++ToSendMax
] = SEC_X
;
1280 LastProxToAirDuration
= 8 * (ToSendMax
+1) - 2;
1285 ToSend
[++ToSendMax
] = SEC_Z
;
1286 LastProxToAirDuration
= 8 * (ToSendMax
+1) - 6;
1289 ToSend
[++ToSendMax
] = SEC_Y
;
1296 // End of Communication: Logic 0 followed by Sequence Y
1299 ToSend
[++ToSendMax
] = SEC_Z
;
1300 LastProxToAirDuration
= 8 * (ToSendMax
+1) - 6;
1303 ToSend
[++ToSendMax
] = SEC_Y
;
1306 ToSend
[++ToSendMax
] = SEC_Y
;
1308 // Convert to length of command:
1312 //-----------------------------------------------------------------------------
1313 // Prepare reader command to send to FPGA
1314 //-----------------------------------------------------------------------------
1315 void CodeIso14443aAsReaderPar(const uint8_t * cmd
, int len
, uint32_t dwParity
)
1317 CodeIso14443aBitsAsReaderPar(cmd
,len
*8,dwParity
);
1320 //-----------------------------------------------------------------------------
1321 // Wait for commands from reader
1322 // Stop when button is pressed (return 1) or field was gone (return 2)
1323 // Or return 0 when command is captured
1324 //-----------------------------------------------------------------------------
1325 static int EmGetCmd(uint8_t *received
, int *len
)
1329 uint32_t timer
= 0, vtime
= 0;
1333 // Set FPGA mode to "simulated ISO 14443 tag", no modulation (listen
1334 // only, since we are receiving, not transmitting).
1335 // Signal field is off with the appropriate LED
1337 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A
| FPGA_HF_ISO14443A_TAGSIM_LISTEN
);
1339 // Set ADC to read field strength
1340 AT91C_BASE_ADC
->ADC_CR
= AT91C_ADC_SWRST
;
1341 AT91C_BASE_ADC
->ADC_MR
=
1342 ADC_MODE_PRESCALE(32) |
1343 ADC_MODE_STARTUP_TIME(16) |
1344 ADC_MODE_SAMPLE_HOLD_TIME(8);
1345 AT91C_BASE_ADC
->ADC_CHER
= ADC_CHANNEL(ADC_CHAN_HF
);
1347 AT91C_BASE_ADC
->ADC_CR
= AT91C_ADC_START
;
1349 // Now run a 'software UART' on the stream of incoming samples.
1351 Uart
.output
= received
;
1354 uint8_t b
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
1359 if (BUTTON_PRESS()) return 1;
1361 // test if the field exists
1362 if (AT91C_BASE_ADC
->ADC_SR
& ADC_END_OF_CONVERSION(ADC_CHAN_HF
)) {
1364 analogAVG
+= AT91C_BASE_ADC
->ADC_CDR
[ADC_CHAN_HF
];
1365 AT91C_BASE_ADC
->ADC_CR
= AT91C_ADC_START
;
1366 if (analogCnt
>= 32) {
1367 if ((33000 * (analogAVG
/ analogCnt
) >> 10) < MF_MINFIELDV
) {
1368 vtime
= GetTickCount();
1369 if (!timer
) timer
= vtime
;
1370 // 50ms no field --> card to idle state
1371 if (vtime
- timer
> 50) return 2;
1373 if (timer
) timer
= 0;
1379 // receive and test the miller decoding
1380 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_RXRDY
)) {
1381 b
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
1382 if(MillerDecoding(b
, 0)) {
1392 static int EmSendCmd14443aRaw(uint8_t *resp
, int respLen
, bool correctionNeeded
)
1396 uint32_t ThisTransferTime
;
1398 // Modulate Manchester
1399 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A
| FPGA_HF_ISO14443A_TAGSIM_MOD
);
1401 // include correction bit if necessary
1402 if (Uart
.parityBits
& 0x01) {
1403 correctionNeeded
= TRUE
;
1405 if(correctionNeeded
) {
1406 // 1236, so correction bit needed
1412 // clear receiving shift register and holding register
1413 while(!(AT91C_BASE_SSC
->SSC_SR
& AT91C_SSC_RXRDY
));
1414 b
= AT91C_BASE_SSC
->SSC_RHR
; (void) b
;
1415 while(!(AT91C_BASE_SSC
->SSC_SR
& AT91C_SSC_RXRDY
));
1416 b
= AT91C_BASE_SSC
->SSC_RHR
; (void) b
;
1418 // wait for the FPGA to signal fdt_indicator == 1 (the FPGA is ready to queue new data in its delay line)
1419 for (uint16_t j
= 0; j
< 5; j
++) { // allow timeout - better late than never
1420 while(!(AT91C_BASE_SSC
->SSC_SR
& AT91C_SSC_RXRDY
));
1421 if (AT91C_BASE_SSC
->SSC_RHR
) break;
1424 while ((ThisTransferTime
= GetCountSspClk()) & 0x00000007);
1427 AT91C_BASE_SSC
->SSC_THR
= SEC_F
;
1430 for(; i
<= respLen
; ) {
1431 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_TXRDY
)) {
1432 AT91C_BASE_SSC
->SSC_THR
= resp
[i
++];
1433 FpgaSendQueueDelay
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
1436 if(BUTTON_PRESS()) {
1441 // Ensure that the FPGA Delay Queue is empty before we switch to TAGSIM_LISTEN again:
1442 for (i
= 0; i
< 2 ; ) {
1443 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_TXRDY
)) {
1444 AT91C_BASE_SSC
->SSC_THR
= SEC_F
;
1445 FpgaSendQueueDelay
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
1450 LastTimeProxToAirStart
= ThisTransferTime
+ (correctionNeeded
?8:0);
1455 int EmSend4bitEx(uint8_t resp
, bool correctionNeeded
){
1456 Code4bitAnswerAsTag(resp
);
1457 int res
= EmSendCmd14443aRaw(ToSend
, ToSendMax
, correctionNeeded
);
1458 // do the tracing for the previous reader request and this tag answer:
1459 EmLogTrace(Uart
.output
,
1461 Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
,
1462 Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
,
1466 LastTimeProxToAirStart
*16 + DELAY_ARM2AIR_AS_TAG
,
1467 (LastTimeProxToAirStart
+ LastProxToAirDuration
)*16 + DELAY_ARM2AIR_AS_TAG
,
1468 SwapBits(GetParity(&resp
, 1), 1));
1472 int EmSend4bit(uint8_t resp
){
1473 return EmSend4bitEx(resp
, false);
1476 int EmSendCmdExPar(uint8_t *resp
, int respLen
, bool correctionNeeded
, uint32_t par
){
1477 CodeIso14443aAsTagPar(resp
, respLen
, par
);
1478 int res
= EmSendCmd14443aRaw(ToSend
, ToSendMax
, correctionNeeded
);
1479 // do the tracing for the previous reader request and this tag answer:
1480 EmLogTrace(Uart
.output
,
1482 Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
,
1483 Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
,
1487 LastTimeProxToAirStart
*16 + DELAY_ARM2AIR_AS_TAG
,
1488 (LastTimeProxToAirStart
+ LastProxToAirDuration
)*16 + DELAY_ARM2AIR_AS_TAG
,
1489 SwapBits(GetParity(resp
, respLen
), respLen
));
1493 int EmSendCmdEx(uint8_t *resp
, int respLen
, bool correctionNeeded
){
1494 return EmSendCmdExPar(resp
, respLen
, correctionNeeded
, GetParity(resp
, respLen
));
1497 int EmSendCmd(uint8_t *resp
, int respLen
){
1498 return EmSendCmdExPar(resp
, respLen
, false, GetParity(resp
, respLen
));
1501 int EmSendCmdPar(uint8_t *resp
, int respLen
, uint32_t par
){
1502 return EmSendCmdExPar(resp
, respLen
, false, par
);
1505 bool EmLogTrace(uint8_t *reader_data
, uint16_t reader_len
, uint32_t reader_StartTime
, uint32_t reader_EndTime
, uint32_t reader_Parity
,
1506 uint8_t *tag_data
, uint16_t tag_len
, uint32_t tag_StartTime
, uint32_t tag_EndTime
, uint32_t tag_Parity
)
1509 // we cannot exactly measure the end and start of a received command from reader. However we know that the delay from
1510 // end of the received command to start of the tag's (simulated by us) answer is n*128+20 or n*128+84 resp.
1511 // with n >= 9. The start of the tags answer can be measured and therefore the end of the received command be calculated:
1512 uint16_t reader_modlen
= reader_EndTime
- reader_StartTime
;
1513 uint16_t approx_fdt
= tag_StartTime
- reader_EndTime
;
1514 uint16_t exact_fdt
= (approx_fdt
- 20 + 32)/64 * 64 + 20;
1515 reader_EndTime
= tag_StartTime
- exact_fdt
;
1516 reader_StartTime
= reader_EndTime
- reader_modlen
;
1517 if (!LogTrace(reader_data
, reader_len
, reader_StartTime
, reader_Parity
, TRUE
)) {
1519 } else if (!LogTrace(NULL
, 0, reader_EndTime
, 0, TRUE
)) {
1521 } else if (!LogTrace(tag_data
, tag_len
, tag_StartTime
, tag_Parity
, FALSE
)) {
1524 return (!LogTrace(NULL
, 0, tag_EndTime
, 0, FALSE
));
1531 //-----------------------------------------------------------------------------
1532 // Wait a certain time for tag response
1533 // If a response is captured return TRUE
1534 // If it takes too long return FALSE
1535 //-----------------------------------------------------------------------------
1536 static int GetIso14443aAnswerFromTag(uint8_t *receivedResponse
, uint16_t offset
, int maxLen
)
1540 // Set FPGA mode to "reader listen mode", no modulation (listen
1541 // only, since we are receiving, not transmitting).
1542 // Signal field is on with the appropriate LED
1544 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A
| FPGA_HF_ISO14443A_READER_LISTEN
);
1546 // Now get the answer from the card
1548 Demod
.output
= receivedResponse
;
1551 uint8_t b
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
1557 if(AT91C_BASE_SSC
->SSC_SR
& (AT91C_SSC_RXRDY
)) {
1558 b
= (uint8_t)AT91C_BASE_SSC
->SSC_RHR
;
1559 if(ManchesterDecoding(b
, offset
, 0)) {
1560 NextTransferTime
= MAX(NextTransferTime
, Demod
.endTime
- (DELAY_AIR2ARM_AS_READER
+ DELAY_ARM2AIR_AS_READER
)/16 + FRAME_DELAY_TIME_PICC_TO_PCD
);
1562 } else if(c
++ > iso14a_timeout
) {
1569 void ReaderTransmitBitsPar(uint8_t* frame
, int bits
, uint32_t par
, uint32_t *timing
)
1572 CodeIso14443aBitsAsReaderPar(frame
,bits
,par
);
1574 // Send command to tag
1575 TransmitFor14443a(ToSend
, ToSendMax
, timing
);
1579 // Log reader command in trace buffer
1581 LogTrace(frame
, nbytes(bits
), LastTimeProxToAirStart
*16 + DELAY_ARM2AIR_AS_READER
, par
, TRUE
);
1582 LogTrace(NULL
, 0, (LastTimeProxToAirStart
+ LastProxToAirDuration
)*16 + DELAY_ARM2AIR_AS_READER
, 0, TRUE
);
1586 void ReaderTransmitPar(uint8_t* frame
, int len
, uint32_t par
, uint32_t *timing
)
1588 ReaderTransmitBitsPar(frame
,len
*8,par
, timing
);
1591 void ReaderTransmitBits(uint8_t* frame
, int len
, uint32_t *timing
)
1593 // Generate parity and redirect
1594 ReaderTransmitBitsPar(frame
,len
,GetParity(frame
,len
/8), timing
);
1597 void ReaderTransmit(uint8_t* frame
, int len
, uint32_t *timing
)
1599 // Generate parity and redirect
1600 ReaderTransmitBitsPar(frame
,len
*8,GetParity(frame
,len
), timing
);
1603 int ReaderReceiveOffset(uint8_t* receivedAnswer
, uint16_t offset
)
1605 if (!GetIso14443aAnswerFromTag(receivedAnswer
,offset
,160)) return FALSE
;
1607 LogTrace(receivedAnswer
, Demod
.len
, Demod
.startTime
*16 - DELAY_AIR2ARM_AS_READER
, Demod
.parityBits
, FALSE
);
1608 LogTrace(NULL
, 0, Demod
.endTime
*16 - DELAY_AIR2ARM_AS_READER
, 0, FALSE
);
1613 int ReaderReceive(uint8_t* receivedAnswer
)
1615 return ReaderReceiveOffset(receivedAnswer
, 0);
1618 int ReaderReceivePar(uint8_t *receivedAnswer
, uint32_t *parptr
)
1620 if (!GetIso14443aAnswerFromTag(receivedAnswer
,0,160)) return FALSE
;
1622 LogTrace(receivedAnswer
, Demod
.len
, Demod
.startTime
*16 - DELAY_AIR2ARM_AS_READER
, Demod
.parityBits
, FALSE
);
1623 LogTrace(NULL
, 0, Demod
.endTime
*16 - DELAY_AIR2ARM_AS_READER
, 0, FALSE
);
1625 *parptr
= Demod
.parityBits
;
1629 /* performs iso14443a anticollision procedure
1630 * fills the uid pointer unless NULL
1631 * fills resp_data unless NULL */
1632 int iso14443a_select_card(byte_t
* uid_ptr
, iso14a_card_select_t
* p_hi14a_card
, uint32_t* cuid_ptr
) {
1633 uint8_t wupa
[] = { 0x52 }; // 0x26 - REQA 0x52 - WAKE-UP
1634 uint8_t sel_all
[] = { 0x93,0x20 };
1635 uint8_t sel_uid
[] = { 0x93,0x70,0x00,0x00,0x00,0x00,0x00,0x00,0x00};
1636 uint8_t rats
[] = { 0xE0,0x80,0x00,0x00 }; // FSD=256, FSDI=8, CID=0
1637 uint8_t* resp
= (((uint8_t *)BigBuf
) + FREE_BUFFER_OFFSET
); // was 3560 - tied to other size changes
1639 size_t uid_resp_len
;
1641 uint8_t sak
= 0x04; // cascade uid
1642 int cascade_level
= 0;
1645 // Broadcast for a card, WUPA (0x52) will force response from all cards in the field
1646 ReaderTransmitBitsPar(wupa
,7,0, NULL
);
1649 if(!ReaderReceive(resp
)) return 0;
1650 // Dbprintf("atqa: %02x %02x",resp[0],resp[1]);
1653 memcpy(p_hi14a_card
->atqa
, resp
, 2);
1654 p_hi14a_card
->uidlen
= 0;
1655 memset(p_hi14a_card
->uid
,0,10);
1660 memset(uid_ptr
,0,10);
1663 // OK we will select at least at cascade 1, lets see if first byte of UID was 0x88 in
1664 // which case we need to make a cascade 2 request and select - this is a long UID
1665 // While the UID is not complete, the 3nd bit (from the right) is set in the SAK.
1666 for(; sak
& 0x04; cascade_level
++) {
1667 // SELECT_* (L1: 0x93, L2: 0x95, L3: 0x97)
1668 sel_uid
[0] = sel_all
[0] = 0x93 + cascade_level
* 2;
1671 ReaderTransmit(sel_all
,sizeof(sel_all
), NULL
);
1672 if (!ReaderReceive(resp
)) return 0;
1674 if (Demod
.collisionPos
) { // we had a collision and need to construct the UID bit by bit
1675 memset(uid_resp
, 0, 4);
1676 uint16_t uid_resp_bits
= 0;
1677 uint16_t collision_answer_offset
= 0;
1678 // anti-collision-loop:
1679 while (Demod
.collisionPos
) {
1680 Dbprintf("Multiple tags detected. Collision after Bit %d", Demod
.collisionPos
);
1681 for (uint16_t i
= collision_answer_offset
; i
< Demod
.collisionPos
; i
++, uid_resp_bits
++) { // add valid UID bits before collision point
1682 uint16_t UIDbit
= (resp
[i
/8] >> (i
% 8)) & 0x01;
1683 uid_resp
[uid_resp_bits
& 0xf8] |= UIDbit
<< (uid_resp_bits
% 8);
1685 uid_resp
[uid_resp_bits
/8] |= 1 << (uid_resp_bits
% 8); // next time select the card(s) with a 1 in the collision position
1687 // construct anticollosion command:
1688 sel_uid
[1] = ((2 + uid_resp_bits
/8) << 4) | (uid_resp_bits
& 0x07); // length of data in bytes and bits
1689 for (uint16_t i
= 0; i
<= uid_resp_bits
/8; i
++) {
1690 sel_uid
[2+i
] = uid_resp
[i
];
1692 collision_answer_offset
= uid_resp_bits
%8;
1693 ReaderTransmitBits(sel_uid
, 16 + uid_resp_bits
, NULL
);
1694 if (!ReaderReceiveOffset(resp
, collision_answer_offset
)) return 0;
1696 // finally, add the last bits and BCC of the UID
1697 for (uint16_t i
= collision_answer_offset
; i
< (Demod
.len
-1)*8; i
++, uid_resp_bits
++) {
1698 uint16_t UIDbit
= (resp
[i
/8] >> (i
%8)) & 0x01;
1699 uid_resp
[uid_resp_bits
/8] |= UIDbit
<< (uid_resp_bits
% 8);
1702 } else { // no collision, use the response to SELECT_ALL as current uid
1703 memcpy(uid_resp
,resp
,4);
1706 // Dbprintf("uid: %02x %02x %02x %02x",uid_resp[0],uid_resp[1],uid_resp[2],uid_resp[3]);
1708 // calculate crypto UID. Always use last 4 Bytes.
1710 *cuid_ptr
= bytes_to_num(uid_resp
, 4);
1713 // Construct SELECT UID command
1714 sel_uid
[1] = 0x70; // transmitting a full UID (1 Byte cmd, 1 Byte NVB, 4 Byte UID, 1 Byte BCC, 2 Bytes CRC)
1715 memcpy(sel_uid
+2,uid_resp
,4); // the UID
1716 sel_uid
[6] = sel_uid
[2] ^ sel_uid
[3] ^ sel_uid
[4] ^ sel_uid
[5]; // calculate and add BCC
1717 AppendCrc14443a(sel_uid
,7); // calculate and add CRC
1718 ReaderTransmit(sel_uid
,sizeof(sel_uid
), NULL
);
1721 if (!ReaderReceive(resp
)) return 0;
1724 // Test if more parts of the uid are comming
1725 if ((sak
& 0x04) /* && uid_resp[0] == 0x88 */) {
1726 // Remove first byte, 0x88 is not an UID byte, it CT, see page 3 of:
1727 // http://www.nxp.com/documents/application_note/AN10927.pdf
1728 memcpy(uid_resp
, uid_resp
+ 1, 3);
1733 memcpy(uid_ptr
+ (cascade_level
*3), uid_resp
, uid_resp_len
);
1737 memcpy(p_hi14a_card
->uid
+ (cascade_level
*3), uid_resp
, uid_resp_len
);
1738 p_hi14a_card
->uidlen
+= uid_resp_len
;
1743 p_hi14a_card
->sak
= sak
;
1744 p_hi14a_card
->ats_len
= 0;
1747 if( (sak
& 0x20) == 0) {
1748 return 2; // non iso14443a compliant tag
1751 // Request for answer to select
1752 AppendCrc14443a(rats
, 2);
1753 ReaderTransmit(rats
, sizeof(rats
), NULL
);
1755 if (!(len
= ReaderReceive(resp
))) return 0;
1758 memcpy(p_hi14a_card
->ats
, resp
, sizeof(p_hi14a_card
->ats
));
1759 p_hi14a_card
->ats_len
= len
;
1762 // reset the PCB block number
1763 iso14_pcb_blocknum
= 0;
1767 void iso14443a_setup(uint8_t fpga_minor_mode
) {
1768 FpgaDownloadAndGo(FPGA_BITSTREAM_HF
);
1769 // Set up the synchronous serial port
1771 // connect Demodulated Signal to ADC:
1772 SetAdcMuxFor(GPIO_MUXSEL_HIPKD
);
1774 // Signal field is on with the appropriate LED
1775 if (fpga_minor_mode
== FPGA_HF_ISO14443A_READER_MOD
1776 || fpga_minor_mode
== FPGA_HF_ISO14443A_READER_LISTEN
) {
1781 FpgaWriteConfWord(FPGA_MAJOR_MODE_HF_ISO14443A
| fpga_minor_mode
);
1788 NextTransferTime
= 2*DELAY_ARM2AIR_AS_READER
;
1789 iso14a_set_timeout(1050); // 10ms default
1792 int iso14_apdu(uint8_t * cmd
, size_t cmd_len
, void * data
) {
1793 uint8_t real_cmd
[cmd_len
+4];
1794 real_cmd
[0] = 0x0a; //I-Block
1795 // put block number into the PCB
1796 real_cmd
[0] |= iso14_pcb_blocknum
;
1797 real_cmd
[1] = 0x00; //CID: 0 //FIXME: allow multiple selected cards
1798 memcpy(real_cmd
+2, cmd
, cmd_len
);
1799 AppendCrc14443a(real_cmd
,cmd_len
+2);
1801 ReaderTransmit(real_cmd
, cmd_len
+4, NULL
);
1802 size_t len
= ReaderReceive(data
);
1803 uint8_t * data_bytes
= (uint8_t *) data
;
1805 return 0; //DATA LINK ERROR
1806 // if we received an I- or R(ACK)-Block with a block number equal to the
1807 // current block number, toggle the current block number
1808 else if (len
>= 4 // PCB+CID+CRC = 4 bytes
1809 && ((data_bytes
[0] & 0xC0) == 0 // I-Block
1810 || (data_bytes
[0] & 0xD0) == 0x80) // R-Block with ACK bit set to 0
1811 && (data_bytes
[0] & 0x01) == iso14_pcb_blocknum
) // equal block numbers
1813 iso14_pcb_blocknum
^= 1;
1819 //-----------------------------------------------------------------------------
1820 // Read an ISO 14443a tag. Send out commands and store answers.
1822 //-----------------------------------------------------------------------------
1823 void ReaderIso14443a(UsbCommand
*c
)
1825 iso14a_command_t param
= c
->arg
[0];
1826 uint8_t *cmd
= c
->d
.asBytes
;
1827 size_t len
= c
->arg
[1];
1828 size_t lenbits
= c
->arg
[2];
1830 byte_t buf
[USB_CMD_DATA_SIZE
];
1832 if(param
& ISO14A_CONNECT
) {
1833 iso14a_clear_trace();
1836 iso14a_set_tracing(TRUE
);
1838 if(param
& ISO14A_REQUEST_TRIGGER
) {
1839 iso14a_set_trigger(TRUE
);
1842 if(param
& ISO14A_CONNECT
) {
1843 iso14443a_setup(FPGA_HF_ISO14443A_READER_LISTEN
);
1844 if(!(param
& ISO14A_NO_SELECT
)) {
1845 iso14a_card_select_t
*card
= (iso14a_card_select_t
*)buf
;
1846 arg0
= iso14443a_select_card(NULL
,card
,NULL
);
1847 cmd_send(CMD_ACK
,arg0
,card
->uidlen
,0,buf
,sizeof(iso14a_card_select_t
));
1851 if(param
& ISO14A_SET_TIMEOUT
) {
1852 iso14a_timeout
= c
->arg
[2];
1855 if(param
& ISO14A_APDU
) {
1856 arg0
= iso14_apdu(cmd
, len
, buf
);
1857 cmd_send(CMD_ACK
,arg0
,0,0,buf
,sizeof(buf
));
1860 if(param
& ISO14A_RAW
) {
1861 if(param
& ISO14A_APPEND_CRC
) {
1862 AppendCrc14443a(cmd
,len
);
1868 ReaderTransmitBitsPar(cmd
,lenbits
,GetParity(cmd
,lenbits
/8), NULL
);
1870 ReaderTransmit(cmd
,len
, NULL
);
1872 arg0
= ReaderReceive(buf
);
1873 cmd_send(CMD_ACK
,arg0
,0,0,buf
,sizeof(buf
));
1876 if(param
& ISO14A_REQUEST_TRIGGER
) {
1877 iso14a_set_trigger(FALSE
);
1880 if(param
& ISO14A_NO_DISCONNECT
) {
1884 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF
);
1889 // Determine the distance between two nonces.
1890 // Assume that the difference is small, but we don't know which is first.
1891 // Therefore try in alternating directions.
1892 int32_t dist_nt(uint32_t nt1
, uint32_t nt2
) {
1895 uint32_t nttmp1
, nttmp2
;
1897 if (nt1
== nt2
) return 0;
1902 for (i
= 1; i
< 32768; i
++) {
1903 nttmp1
= prng_successor(nttmp1
, 1);
1904 if (nttmp1
== nt2
) return i
;
1905 nttmp2
= prng_successor(nttmp2
, 1);
1906 if (nttmp2
== nt1
) return -i
;
1909 return(-99999); // either nt1 or nt2 are invalid nonces
1913 //-----------------------------------------------------------------------------
1914 // Recover several bits of the cypher stream. This implements (first stages of)
1915 // the algorithm described in "The Dark Side of Security by Obscurity and
1916 // Cloning MiFare Classic Rail and Building Passes, Anywhere, Anytime"
1917 // (article by Nicolas T. Courtois, 2009)
1918 //-----------------------------------------------------------------------------
1919 void ReaderMifare(bool first_try
)
1922 uint8_t mf_auth
[] = { 0x60,0x00,0xf5,0x7b };
1923 uint8_t mf_nr_ar
[] = { 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00 };
1924 static uint8_t mf_nr_ar3
;
1926 uint8_t* receivedAnswer
= (((uint8_t *)BigBuf
) + FREE_BUFFER_OFFSET
);
1928 iso14a_clear_trace();
1929 iso14a_set_tracing(TRUE
);
1933 //byte_t par_mask = 0xff;
1934 static byte_t par_low
= 0;
1939 uint32_t nt
, previous_nt
;
1940 static uint32_t nt_attacked
= 0;
1941 byte_t par_list
[8] = {0,0,0,0,0,0,0,0};
1942 byte_t ks_list
[8] = {0,0,0,0,0,0,0,0};
1944 static uint32_t sync_time
;
1945 static uint32_t sync_cycles
;
1946 int catch_up_cycles
= 0;
1947 int last_catch_up
= 0;
1948 uint16_t consecutive_resyncs
= 0;
1955 iso14443a_setup(FPGA_HF_ISO14443A_READER_MOD
);
1956 sync_time
= GetCountSspClk() & 0xfffffff8;
1957 sync_cycles
= 65536; // theory: Mifare Classic's random generator repeats every 2^16 cycles (and so do the nonces).
1963 // we were unsuccessful on a previous call. Try another READER nonce (first 3 parity bits remain the same)
1964 // nt_attacked = prng_successor(nt_attacked, 1);
1966 mf_nr_ar
[3] = mf_nr_ar3
;
1975 for(uint16_t i
= 0; TRUE
; i
++) {
1979 // Test if the action was cancelled
1980 if(BUTTON_PRESS()) {
1986 if(!iso14443a_select_card(uid
, NULL
, &cuid
)) {
1987 if (MF_DBGLEVEL
>= 1) Dbprintf("Mifare: Can't select card");
1991 sync_time
= (sync_time
& 0xfffffff8) + sync_cycles
+ catch_up_cycles
;
1992 catch_up_cycles
= 0;
1994 // if we missed the sync time already, advance to the next nonce repeat
1995 while(GetCountSspClk() > sync_time
) {
1996 sync_time
= (sync_time
& 0xfffffff8) + sync_cycles
;
1999 // Transmit MIFARE_CLASSIC_AUTH at synctime. Should result in returning the same tag nonce (== nt_attacked)
2000 ReaderTransmit(mf_auth
, sizeof(mf_auth
), &sync_time
);
2002 // Receive the (4 Byte) "random" nonce
2003 if (!ReaderReceive(receivedAnswer
)) {
2004 if (MF_DBGLEVEL
>= 1) Dbprintf("Mifare: Couldn't receive tag nonce");
2009 nt
= bytes_to_num(receivedAnswer
, 4);
2011 // Transmit reader nonce with fake par
2012 ReaderTransmitPar(mf_nr_ar
, sizeof(mf_nr_ar
), par
, NULL
);
2014 if (first_try
&& previous_nt
&& !nt_attacked
) { // we didn't calibrate our clock yet
2015 int nt_distance
= dist_nt(previous_nt
, nt
);
2016 if (nt_distance
== 0) {
2020 if (nt_distance
== -99999) { // invalid nonce received, try again
2023 sync_cycles
= (sync_cycles
- nt_distance
);
2024 if (MF_DBGLEVEL
>= 3) Dbprintf("calibrating in cycle %d. nt_distance=%d, Sync_cycles: %d\n", i
, nt_distance
, sync_cycles
);
2029 if ((nt
!= nt_attacked
) && nt_attacked
) { // we somehow lost sync. Try to catch up again...
2030 catch_up_cycles
= -dist_nt(nt_attacked
, nt
);
2031 if (catch_up_cycles
== 99999) { // invalid nonce received. Don't resync on that one.
2032 catch_up_cycles
= 0;
2035 if (catch_up_cycles
== last_catch_up
) {
2036 consecutive_resyncs
++;
2039 last_catch_up
= catch_up_cycles
;
2040 consecutive_resyncs
= 0;
2042 if (consecutive_resyncs
< 3) {
2043 if (MF_DBGLEVEL
>= 3) Dbprintf("Lost sync in cycle %d. nt_distance=%d. Consecutive Resyncs = %d. Trying one time catch up...\n", i
, -catch_up_cycles
, consecutive_resyncs
);
2046 sync_cycles
= sync_cycles
+ catch_up_cycles
;
2047 if (MF_DBGLEVEL
>= 3) Dbprintf("Lost sync in cycle %d for the fourth time consecutively (nt_distance = %d). Adjusting sync_cycles to %d.\n", i
, -catch_up_cycles
, sync_cycles
);
2052 consecutive_resyncs
= 0;
2054 // Receive answer. This will be a 4 Bit NACK when the 8 parity bits are OK after decoding
2055 if (ReaderReceive(receivedAnswer
))
2057 catch_up_cycles
= 8; // the PRNG is delayed by 8 cycles due to the NAC (4Bits = 0x05 encrypted) transfer
2061 par_low
= par
& 0x07; // there is no need to check all parities for other nt_diff. Parity Bits for mf_nr_ar[0..2] won't change
2065 if(led_on
) LED_B_ON(); else LED_B_OFF();
2067 par_list
[nt_diff
] = par
;
2068 ks_list
[nt_diff
] = receivedAnswer
[0] ^ 0x05;
2070 // Test if the information is complete
2071 if (nt_diff
== 0x07) {
2076 nt_diff
= (nt_diff
+ 1) & 0x07;
2077 mf_nr_ar
[3] = (mf_nr_ar
[3] & 0x1F) | (nt_diff
<< 5);
2080 if (nt_diff
== 0 && first_try
)
2084 par
= (((par
>> 3) + 1) << 3) | par_low
;
2090 mf_nr_ar
[3] &= 0x1F;
2093 memcpy(buf
+ 0, uid
, 4);
2094 num_to_bytes(nt
, 4, buf
+ 4);
2095 memcpy(buf
+ 8, par_list
, 8);
2096 memcpy(buf
+ 16, ks_list
, 8);
2097 memcpy(buf
+ 24, mf_nr_ar
, 4);
2099 cmd_send(CMD_ACK
,isOK
,0,0,buf
,28);
2102 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF
);
2105 iso14a_set_tracing(FALSE
);
2109 *MIFARE 1K simulate.
2112 * FLAG_INTERACTIVE - In interactive mode, we are expected to finish the operation with an ACK
2113 * 4B_FLAG_UID_IN_DATA - means that there is a 4-byte UID in the data-section, we're expected to use that
2114 * 7B_FLAG_UID_IN_DATA - means that there is a 7-byte UID in the data-section, we're expected to use that
2115 * FLAG_NR_AR_ATTACK - means we should collect NR_AR responses for bruteforcing later
2116 *@param exitAfterNReads, exit simulation after n blocks have been read, 0 is inifite
2118 void Mifare1ksim(uint8_t flags
, uint8_t exitAfterNReads
, uint8_t arg2
, uint8_t *datain
)
2120 int cardSTATE
= MFEMUL_NOFIELD
;
2122 int vHf
= 0; // in mV
2124 uint32_t selTimer
= 0;
2125 uint32_t authTimer
= 0;
2128 uint8_t cardWRBL
= 0;
2129 uint8_t cardAUTHSC
= 0;
2130 uint8_t cardAUTHKEY
= 0xff; // no authentication
2131 uint32_t cardRr
= 0;
2133 //uint32_t rn_enc = 0;
2135 uint32_t cardINTREG
= 0;
2136 uint8_t cardINTBLOCK
= 0;
2137 struct Crypto1State mpcs
= {0, 0};
2138 struct Crypto1State
*pcs
;
2140 uint32_t numReads
= 0;//Counts numer of times reader read a block
2141 uint8_t* receivedCmd
= eml_get_bigbufptr_recbuf();
2142 uint8_t *response
= eml_get_bigbufptr_sendbuf();
2144 uint8_t rATQA
[] = {0x04, 0x00}; // Mifare classic 1k 4BUID
2145 uint8_t rUIDBCC1
[] = {0xde, 0xad, 0xbe, 0xaf, 0x62};
2146 uint8_t rUIDBCC2
[] = {0xde, 0xad, 0xbe, 0xaf, 0x62}; // !!!
2147 uint8_t rSAK
[] = {0x08, 0xb6, 0xdd};
2148 uint8_t rSAK1
[] = {0x04, 0xda, 0x17};
2150 uint8_t rAUTH_NT
[] = {0x01, 0x02, 0x03, 0x04};
2151 uint8_t rAUTH_AT
[] = {0x00, 0x00, 0x00, 0x00};
2153 //Here, we collect UID,NT,AR,NR,UID2,NT2,AR2,NR2
2154 // This can be used in a reader-only attack.
2155 // (it can also be retrieved via 'hf 14a list', but hey...
2156 uint32_t ar_nr_responses
[] = {0,0,0,0,0,0,0,0};
2157 uint8_t ar_nr_collected
= 0;
2160 iso14a_clear_trace();
2161 iso14a_set_tracing(TRUE
);
2163 // Authenticate response - nonce
2164 uint32_t nonce
= bytes_to_num(rAUTH_NT
, 4);
2166 //-- Determine the UID
2167 // Can be set from emulator memory, incoming data
2168 // and can be 7 or 4 bytes long
2169 if (flags
& FLAG_4B_UID_IN_DATA
)
2171 // 4B uid comes from data-portion of packet
2172 memcpy(rUIDBCC1
,datain
,4);
2173 rUIDBCC1
[4] = rUIDBCC1
[0] ^ rUIDBCC1
[1] ^ rUIDBCC1
[2] ^ rUIDBCC1
[3];
2175 } else if (flags
& FLAG_7B_UID_IN_DATA
) {
2176 // 7B uid comes from data-portion of packet
2177 memcpy(&rUIDBCC1
[1],datain
,3);
2178 memcpy(rUIDBCC2
, datain
+3, 4);
2181 // get UID from emul memory
2182 emlGetMemBt(receivedCmd
, 7, 1);
2183 _7BUID
= !(receivedCmd
[0] == 0x00);
2184 if (!_7BUID
) { // ---------- 4BUID
2185 emlGetMemBt(rUIDBCC1
, 0, 4);
2186 } else { // ---------- 7BUID
2187 emlGetMemBt(&rUIDBCC1
[1], 0, 3);
2188 emlGetMemBt(rUIDBCC2
, 3, 4);
2193 * Regardless of what method was used to set the UID, set fifth byte and modify
2194 * the ATQA for 4 or 7-byte UID
2196 rUIDBCC1
[4] = rUIDBCC1
[0] ^ rUIDBCC1
[1] ^ rUIDBCC1
[2] ^ rUIDBCC1
[3];
2200 rUIDBCC2
[4] = rUIDBCC2
[0] ^ rUIDBCC2
[1] ^ rUIDBCC2
[2] ^ rUIDBCC2
[3];
2203 // We need to listen to the high-frequency, peak-detected path.
2204 iso14443a_setup(FPGA_HF_ISO14443A_TAGSIM_LISTEN
);
2207 if (MF_DBGLEVEL
>= 1) {
2209 Dbprintf("4B UID: %02x%02x%02x%02x",rUIDBCC1
[0] , rUIDBCC1
[1] , rUIDBCC1
[2] , rUIDBCC1
[3]);
2211 Dbprintf("7B UID: (%02x)%02x%02x%02x%02x%02x%02x%02x",rUIDBCC1
[0] , rUIDBCC1
[1] , rUIDBCC1
[2] , rUIDBCC1
[3],rUIDBCC2
[0],rUIDBCC2
[1] ,rUIDBCC2
[2] , rUIDBCC2
[3]);
2215 bool finished
= FALSE
;
2216 while (!BUTTON_PRESS() && !finished
) {
2219 // find reader field
2220 // Vref = 3300mV, and an 10:1 voltage divider on the input
2221 // can measure voltages up to 33000 mV
2222 if (cardSTATE
== MFEMUL_NOFIELD
) {
2223 vHf
= (33000 * AvgAdc(ADC_CHAN_HF
)) >> 10;
2224 if (vHf
> MF_MINFIELDV
) {
2225 cardSTATE_TO_IDLE();
2229 if(cardSTATE
== MFEMUL_NOFIELD
) continue;
2233 res
= EmGetCmd(receivedCmd
, &len
);
2234 if (res
== 2) { //Field is off!
2235 cardSTATE
= MFEMUL_NOFIELD
;
2238 } else if (res
== 1) {
2239 break; //return value 1 means button press
2242 // REQ or WUP request in ANY state and WUP in HALTED state
2243 if (len
== 1 && ((receivedCmd
[0] == 0x26 && cardSTATE
!= MFEMUL_HALTED
) || receivedCmd
[0] == 0x52)) {
2244 selTimer
= GetTickCount();
2245 EmSendCmdEx(rATQA
, sizeof(rATQA
), (receivedCmd
[0] == 0x52));
2246 cardSTATE
= MFEMUL_SELECT1
;
2248 // init crypto block
2251 crypto1_destroy(pcs
);
2256 switch (cardSTATE
) {
2257 case MFEMUL_NOFIELD
:
2260 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2261 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2264 case MFEMUL_SELECT1
:{
2266 if (len
== 2 && (receivedCmd
[0] == 0x93 && receivedCmd
[1] == 0x20)) {
2267 if (MF_DBGLEVEL
>= 4) Dbprintf("SELECT ALL received");
2268 EmSendCmd(rUIDBCC1
, sizeof(rUIDBCC1
));
2272 if (MF_DBGLEVEL
>= 4 && len
== 9 && receivedCmd
[0] == 0x93 && receivedCmd
[1] == 0x70 )
2274 Dbprintf("SELECT %02x%02x%02x%02x received",receivedCmd
[2],receivedCmd
[3],receivedCmd
[4],receivedCmd
[5]);
2278 (receivedCmd
[0] == 0x93 && receivedCmd
[1] == 0x70 && memcmp(&receivedCmd
[2], rUIDBCC1
, 4) == 0)) {
2279 EmSendCmd(_7BUID
?rSAK1
:rSAK
, sizeof(_7BUID
?rSAK1
:rSAK
));
2280 cuid
= bytes_to_num(rUIDBCC1
, 4);
2282 cardSTATE
= MFEMUL_WORK
;
2284 if (MF_DBGLEVEL
>= 4) Dbprintf("--> WORK. anticol1 time: %d", GetTickCount() - selTimer
);
2287 cardSTATE
= MFEMUL_SELECT2
;
2295 cardSTATE_TO_IDLE();
2296 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2297 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2300 uint32_t ar
= bytes_to_num(receivedCmd
, 4);
2301 uint32_t nr
= bytes_to_num(&receivedCmd
[4], 4);
2304 if(ar_nr_collected
< 2){
2305 if(ar_nr_responses
[2] != ar
)
2306 {// Avoid duplicates... probably not necessary, ar should vary.
2307 ar_nr_responses
[ar_nr_collected
*4] = cuid
;
2308 ar_nr_responses
[ar_nr_collected
*4+1] = nonce
;
2309 ar_nr_responses
[ar_nr_collected
*4+2] = ar
;
2310 ar_nr_responses
[ar_nr_collected
*4+3] = nr
;
2316 crypto1_word(pcs
, ar
, 1);
2317 cardRr
= nr
^ crypto1_word(pcs
, 0, 0);
2320 if (cardRr
!= prng_successor(nonce
, 64)){
2321 if (MF_DBGLEVEL
>= 2) Dbprintf("AUTH FAILED. cardRr=%08x, succ=%08x",cardRr
, prng_successor(nonce
, 64));
2322 // Shouldn't we respond anything here?
2323 // Right now, we don't nack or anything, which causes the
2324 // reader to do a WUPA after a while. /Martin
2325 cardSTATE_TO_IDLE();
2326 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2327 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2331 ans
= prng_successor(nonce
, 96) ^ crypto1_word(pcs
, 0, 0);
2333 num_to_bytes(ans
, 4, rAUTH_AT
);
2335 EmSendCmd(rAUTH_AT
, sizeof(rAUTH_AT
));
2337 cardSTATE
= MFEMUL_WORK
;
2338 if (MF_DBGLEVEL
>= 4) Dbprintf("AUTH COMPLETED. sector=%d, key=%d time=%d", cardAUTHSC
, cardAUTHKEY
, GetTickCount() - authTimer
);
2341 case MFEMUL_SELECT2
:{
2343 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2344 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2347 if (len
== 2 && (receivedCmd
[0] == 0x95 && receivedCmd
[1] == 0x20)) {
2348 EmSendCmd(rUIDBCC2
, sizeof(rUIDBCC2
));
2354 (receivedCmd
[0] == 0x95 && receivedCmd
[1] == 0x70 && memcmp(&receivedCmd
[2], rUIDBCC2
, 4) == 0)) {
2355 EmSendCmd(rSAK
, sizeof(rSAK
));
2356 cuid
= bytes_to_num(rUIDBCC2
, 4);
2357 cardSTATE
= MFEMUL_WORK
;
2359 if (MF_DBGLEVEL
>= 4) Dbprintf("--> WORK. anticol2 time: %d", GetTickCount() - selTimer
);
2363 // i guess there is a command). go into the work state.
2365 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2366 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2369 cardSTATE
= MFEMUL_WORK
;
2371 //intentional fall-through to the next case-stmt
2376 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2377 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2381 bool encrypted_data
= (cardAUTHKEY
!= 0xFF) ;
2383 if(encrypted_data
) {
2385 mf_crypto1_decrypt(pcs
, receivedCmd
, len
);
2388 if (len
== 4 && (receivedCmd
[0] == 0x60 || receivedCmd
[0] == 0x61)) {
2389 authTimer
= GetTickCount();
2390 cardAUTHSC
= receivedCmd
[1] / 4; // received block num
2391 cardAUTHKEY
= receivedCmd
[0] - 0x60;
2392 crypto1_destroy(pcs
);//Added by martin
2393 crypto1_create(pcs
, emlGetKey(cardAUTHSC
, cardAUTHKEY
));
2395 if (!encrypted_data
) { // first authentication
2396 if (MF_DBGLEVEL
>= 2) Dbprintf("Reader authenticating for block %d (0x%02x) with key %d",receivedCmd
[1] ,receivedCmd
[1],cardAUTHKEY
);
2398 crypto1_word(pcs
, cuid
^ nonce
, 0);//Update crypto state
2399 num_to_bytes(nonce
, 4, rAUTH_AT
); // Send nonce
2400 } else { // nested authentication
2401 if (MF_DBGLEVEL
>= 2) Dbprintf("Reader doing nested authentication for block %d (0x%02x) with key %d",receivedCmd
[1] ,receivedCmd
[1],cardAUTHKEY
);
2402 ans
= nonce
^ crypto1_word(pcs
, cuid
^ nonce
, 0);
2403 num_to_bytes(ans
, 4, rAUTH_AT
);
2405 EmSendCmd(rAUTH_AT
, sizeof(rAUTH_AT
));
2406 //Dbprintf("Sending rAUTH %02x%02x%02x%02x", rAUTH_AT[0],rAUTH_AT[1],rAUTH_AT[2],rAUTH_AT[3]);
2407 cardSTATE
= MFEMUL_AUTH1
;
2411 // rule 13 of 7.5.3. in ISO 14443-4. chaining shall be continued
2412 // BUT... ACK --> NACK
2413 if (len
== 1 && receivedCmd
[0] == CARD_ACK
) {
2414 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2418 // rule 12 of 7.5.3. in ISO 14443-4. R(NAK) --> R(ACK)
2419 if (len
== 1 && receivedCmd
[0] == CARD_NACK_NA
) {
2420 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_ACK
));
2425 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2426 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2430 if(receivedCmd
[0] == 0x30 // read block
2431 || receivedCmd
[0] == 0xA0 // write block
2432 || receivedCmd
[0] == 0xC0
2433 || receivedCmd
[0] == 0xC1
2434 || receivedCmd
[0] == 0xC2 // inc dec restore
2435 || receivedCmd
[0] == 0xB0) { // transfer
2436 if (receivedCmd
[1] >= 16 * 4) {
2437 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2438 if (MF_DBGLEVEL
>= 2) Dbprintf("Reader tried to operate (0x%02) on out of range block: %d (0x%02x), nacking",receivedCmd
[0],receivedCmd
[1],receivedCmd
[1]);
2442 if (receivedCmd
[1] / 4 != cardAUTHSC
) {
2443 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2444 if (MF_DBGLEVEL
>= 2) Dbprintf("Reader tried to operate (0x%02) on block (0x%02x) not authenticated for (0x%02x), nacking",receivedCmd
[0],receivedCmd
[1],cardAUTHSC
);
2449 if (receivedCmd
[0] == 0x30) {
2450 if (MF_DBGLEVEL
>= 2) {
2451 Dbprintf("Reader reading block %d (0x%02x)",receivedCmd
[1],receivedCmd
[1]);
2453 emlGetMem(response
, receivedCmd
[1], 1);
2454 AppendCrc14443a(response
, 16);
2455 mf_crypto1_encrypt(pcs
, response
, 18, &par
);
2456 EmSendCmdPar(response
, 18, par
);
2458 if(exitAfterNReads
> 0 && numReads
== exitAfterNReads
) {
2459 Dbprintf("%d reads done, exiting", numReads
);
2465 if (receivedCmd
[0] == 0xA0) {
2466 if (MF_DBGLEVEL
>= 2) Dbprintf("RECV 0xA0 write block %d (%02x)",receivedCmd
[1],receivedCmd
[1]);
2467 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_ACK
));
2468 cardSTATE
= MFEMUL_WRITEBL2
;
2469 cardWRBL
= receivedCmd
[1];
2472 // increment, decrement, restore
2473 if (receivedCmd
[0] == 0xC0 || receivedCmd
[0] == 0xC1 || receivedCmd
[0] == 0xC2) {
2474 if (MF_DBGLEVEL
>= 2) Dbprintf("RECV 0x%02x inc(0xC1)/dec(0xC0)/restore(0xC2) block %d (%02x)",receivedCmd
[0],receivedCmd
[1],receivedCmd
[1]);
2475 if (emlCheckValBl(receivedCmd
[1])) {
2476 if (MF_DBGLEVEL
>= 2) Dbprintf("Reader tried to operate on block, but emlCheckValBl failed, nacking");
2477 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2480 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_ACK
));
2481 if (receivedCmd
[0] == 0xC1)
2482 cardSTATE
= MFEMUL_INTREG_INC
;
2483 if (receivedCmd
[0] == 0xC0)
2484 cardSTATE
= MFEMUL_INTREG_DEC
;
2485 if (receivedCmd
[0] == 0xC2)
2486 cardSTATE
= MFEMUL_INTREG_REST
;
2487 cardWRBL
= receivedCmd
[1];
2491 if (receivedCmd
[0] == 0xB0) {
2492 if (MF_DBGLEVEL
>= 2) Dbprintf("RECV 0x%02x transfer block %d (%02x)",receivedCmd
[0],receivedCmd
[1],receivedCmd
[1]);
2493 if (emlSetValBl(cardINTREG
, cardINTBLOCK
, receivedCmd
[1]))
2494 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2496 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_ACK
));
2500 if (receivedCmd
[0] == 0x50 && receivedCmd
[1] == 0x00) {
2503 cardSTATE
= MFEMUL_HALTED
;
2504 if (MF_DBGLEVEL
>= 4) Dbprintf("--> HALTED. Selected time: %d ms", GetTickCount() - selTimer
);
2505 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2506 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2510 if (receivedCmd
[0] == 0xe0) {//RATS
2511 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2514 // command not allowed
2515 if (MF_DBGLEVEL
>= 4) Dbprintf("Received command not allowed, nacking");
2516 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2519 case MFEMUL_WRITEBL2
:{
2521 mf_crypto1_decrypt(pcs
, receivedCmd
, len
);
2522 emlSetMem(receivedCmd
, cardWRBL
, 1);
2523 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_ACK
));
2524 cardSTATE
= MFEMUL_WORK
;
2526 cardSTATE_TO_IDLE();
2527 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2528 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2533 case MFEMUL_INTREG_INC
:{
2534 mf_crypto1_decrypt(pcs
, receivedCmd
, len
);
2535 memcpy(&ans
, receivedCmd
, 4);
2536 if (emlGetValBl(&cardINTREG
, &cardINTBLOCK
, cardWRBL
)) {
2537 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2538 cardSTATE_TO_IDLE();
2541 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2542 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2543 cardINTREG
= cardINTREG
+ ans
;
2544 cardSTATE
= MFEMUL_WORK
;
2547 case MFEMUL_INTREG_DEC
:{
2548 mf_crypto1_decrypt(pcs
, receivedCmd
, len
);
2549 memcpy(&ans
, receivedCmd
, 4);
2550 if (emlGetValBl(&cardINTREG
, &cardINTBLOCK
, cardWRBL
)) {
2551 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2552 cardSTATE_TO_IDLE();
2555 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2556 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2557 cardINTREG
= cardINTREG
- ans
;
2558 cardSTATE
= MFEMUL_WORK
;
2561 case MFEMUL_INTREG_REST
:{
2562 mf_crypto1_decrypt(pcs
, receivedCmd
, len
);
2563 memcpy(&ans
, receivedCmd
, 4);
2564 if (emlGetValBl(&cardINTREG
, &cardINTBLOCK
, cardWRBL
)) {
2565 EmSend4bit(mf_crypto1_encrypt4bit(pcs
, CARD_NACK_NA
));
2566 cardSTATE_TO_IDLE();
2569 LogTrace(Uart
.output
, Uart
.len
, Uart
.startTime
*16 - DELAY_AIR2ARM_AS_TAG
, Uart
.parityBits
, TRUE
);
2570 LogTrace(NULL
, 0, Uart
.endTime
*16 - DELAY_AIR2ARM_AS_TAG
, 0, TRUE
);
2571 cardSTATE
= MFEMUL_WORK
;
2577 FpgaWriteConfWord(FPGA_MAJOR_MODE_OFF
);
2580 if(flags
& FLAG_INTERACTIVE
)// Interactive mode flag, means we need to send ACK
2582 //May just aswell send the collected ar_nr in the response aswell
2583 cmd_send(CMD_ACK
,CMD_SIMULATE_MIFARE_CARD
,0,0,&ar_nr_responses
,ar_nr_collected
*4*4);
2586 if(flags
& FLAG_NR_AR_ATTACK
)
2588 if(ar_nr_collected
> 1) {
2589 Dbprintf("Collected two pairs of AR/NR which can be used to extract keys from reader:");
2590 Dbprintf("../tools/mfkey/mfkey32 %08x %08x %08x %08x %08x %08x",
2591 ar_nr_responses
[0], // UID
2592 ar_nr_responses
[1], //NT
2593 ar_nr_responses
[2], //AR1
2594 ar_nr_responses
[3], //NR1
2595 ar_nr_responses
[6], //AR2
2596 ar_nr_responses
[7] //NR2
2599 Dbprintf("Failed to obtain two AR/NR pairs!");
2600 if(ar_nr_collected
>0) {
2601 Dbprintf("Only got these: UID=%08x, nonce=%08x, AR1=%08x, NR1=%08x",
2602 ar_nr_responses
[0], // UID
2603 ar_nr_responses
[1], //NT
2604 ar_nr_responses
[2], //AR1
2605 ar_nr_responses
[3] //NR1
2610 if (MF_DBGLEVEL
>= 1) Dbprintf("Emulator stopped. Tracing: %d trace length: %d ", tracing
, traceLen
);
2615 //-----------------------------------------------------------------------------
2618 //-----------------------------------------------------------------------------
2619 void RAMFUNC
SniffMifare(uint8_t param
) {
2621 // bit 0 - trigger from first card answer
2622 // bit 1 - trigger from first reader 7-bit request
2624 // C(red) A(yellow) B(green)
2626 // init trace buffer
2627 iso14a_clear_trace();
2629 // The command (reader -> tag) that we're receiving.
2630 // The length of a received command will in most cases be no more than 18 bytes.
2631 // So 32 should be enough!
2632 uint8_t *receivedCmd
= (((uint8_t *)BigBuf
) + RECV_CMD_OFFSET
);
2633 // The response (tag -> reader) that we're receiving.
2634 uint8_t *receivedResponse
= (((uint8_t *)BigBuf
) + RECV_RES_OFFSET
);
2636 // As we receive stuff, we copy it from receivedCmd or receivedResponse
2637 // into trace, along with its length and other annotations.
2638 //uint8_t *trace = (uint8_t *)BigBuf;
2640 // The DMA buffer, used to stream samples from the FPGA
2641 uint8_t *dmaBuf
= ((uint8_t *)BigBuf
) + DMA_BUFFER_OFFSET
;
2642 uint8_t *data
= dmaBuf
;
2643 uint8_t previous_data
= 0;
2646 bool ReaderIsActive
= FALSE
;
2647 bool TagIsActive
= FALSE
;
2649 iso14443a_setup(FPGA_HF_ISO14443A_SNIFFER
);
2651 // Set up the demodulator for tag -> reader responses.
2652 Demod
.output
= receivedResponse
;
2654 // Set up the demodulator for the reader -> tag commands
2655 Uart
.output
= receivedCmd
;
2657 // Setup for the DMA.
2658 FpgaSetupSscDma((uint8_t *)dmaBuf
, DMA_BUFFER_SIZE
); // set transfer address and number of bytes. Start transfer.
2665 // And now we loop, receiving samples.
2666 for(uint32_t sniffCounter
= 0; TRUE
; ) {
2668 if(BUTTON_PRESS()) {
2669 DbpString("cancelled by button");
2676 if ((sniffCounter
& 0x0000FFFF) == 0) { // from time to time
2677 // check if a transaction is completed (timeout after 2000ms).
2678 // if yes, stop the DMA transfer and send what we have so far to the client
2679 if (MfSniffSend(2000)) {
2680 // Reset everything - we missed some sniffed data anyway while the DMA was stopped
2684 ReaderIsActive
= FALSE
;
2685 TagIsActive
= FALSE
;
2686 FpgaSetupSscDma((uint8_t *)dmaBuf
, DMA_BUFFER_SIZE
); // set transfer address and number of bytes. Start transfer.
2690 int register readBufDataP
= data
- dmaBuf
; // number of bytes we have processed so far
2691 int register dmaBufDataP
= DMA_BUFFER_SIZE
- AT91C_BASE_PDC_SSC
->PDC_RCR
; // number of bytes already transferred
2692 if (readBufDataP
<= dmaBufDataP
){ // we are processing the same block of data which is currently being transferred
2693 dataLen
= dmaBufDataP
- readBufDataP
; // number of bytes still to be processed
2695 dataLen
= DMA_BUFFER_SIZE
- readBufDataP
+ dmaBufDataP
; // number of bytes still to be processed
2697 // test for length of buffer
2698 if(dataLen
> maxDataLen
) { // we are more behind than ever...
2699 maxDataLen
= dataLen
;
2701 Dbprintf("blew circular buffer! dataLen=0x%x", dataLen
);
2705 if(dataLen
< 1) continue;
2707 // primary buffer was stopped ( <-- we lost data!
2708 if (!AT91C_BASE_PDC_SSC
->PDC_RCR
) {
2709 AT91C_BASE_PDC_SSC
->PDC_RPR
= (uint32_t) dmaBuf
;
2710 AT91C_BASE_PDC_SSC
->PDC_RCR
= DMA_BUFFER_SIZE
;
2711 Dbprintf("RxEmpty ERROR!!! data length:%d", dataLen
); // temporary
2713 // secondary buffer sets as primary, secondary buffer was stopped
2714 if (!AT91C_BASE_PDC_SSC
->PDC_RNCR
) {
2715 AT91C_BASE_PDC_SSC
->PDC_RNPR
= (uint32_t) dmaBuf
;
2716 AT91C_BASE_PDC_SSC
->PDC_RNCR
= DMA_BUFFER_SIZE
;
2721 if (sniffCounter
& 0x01) {
2723 if(!TagIsActive
) { // no need to try decoding tag data if the reader is sending
2724 uint8_t readerdata
= (previous_data
& 0xF0) | (*data
>> 4);
2725 if(MillerDecoding(readerdata
, (sniffCounter
-1)*4)) {
2727 if (MfSniffLogic(receivedCmd
, Uart
.len
, Uart
.parityBits
, Uart
.bitCount
, TRUE
)) break;
2729 /* And ready to receive another command. */
2732 /* And also reset the demod code */
2735 ReaderIsActive
= (Uart
.state
!= STATE_UNSYNCD
);
2738 if(!ReaderIsActive
) { // no need to try decoding tag data if the reader is sending
2739 uint8_t tagdata
= (previous_data
<< 4) | (*data
& 0x0F);
2740 if(ManchesterDecoding(tagdata
, 0, (sniffCounter
-1)*4)) {
2743 if (MfSniffLogic(receivedResponse
, Demod
.len
, Demod
.parityBits
, Demod
.bitCount
, FALSE
)) break;
2745 // And ready to receive another response.
2748 TagIsActive
= (Demod
.state
!= DEMOD_UNSYNCD
);
2752 previous_data
= *data
;
2755 if(data
== dmaBuf
+ DMA_BUFFER_SIZE
) {
2761 DbpString("COMMAND FINISHED");
2763 FpgaDisableSscDma();
2766 Dbprintf("maxDataLen=%x, Uart.state=%x, Uart.len=%x", maxDataLen
, Uart
.state
, Uart
.len
);