7 use IEEE.std_logic_1164.all;
12 KONST_1 :in std_logic;
13 PCI_IDSEL :in std_logic;
14 DEVSELn :in std_logic;
16 REG_OUT_XX7 :in std_logic_vector(7 downto 0);
17 TB_PCI_IDSEL :out std_logic;
18 TB_DEVSELn :out std_logic;
19 TB_INTAn :out std_logic
23 architecture MESS_1_TB_DESIGN of MESS_1_TB is
27 TB_PCI_IDSEL <= PCI_IDSEL and KONST_1;
29 TB_INTAn <= INTAn and KONST_1;
31 TB_DEVSELn <= DEVSELn when REG_OUT_XX7(7) = '0' else (not REG_OUT_XX7(6));
33 end architecture MESS_1_TB_DESIGN;