1 -- VHDL model created from schematic reg_io.sch -- Jan 09 09:34:12 2007
5 USE ieee.std_logic_1164.ALL;
6 USE ieee.numeric_std.ALL;
10 Port ( AD_REG : In std_logic_vector (31 downto 0);
11 PCI_CLOCK : In std_logic;
13 WRITE_XX1_0 : In std_logic;
14 WRITE_XX7_6 : In std_logic;
15 REG_OUT_XX0 : Out std_logic_vector (7 downto 0);
16 REG_OUT_XX6 : Out std_logic_vector (7 downto 0);
17 REG_OUT_XX7 : Out std_logic_vector (7 downto 0) );
20 architecture SCHEMATIC of REG_IO is
22 SIGNAL gnd : std_logic := '0';
23 SIGNAL vcc : std_logic := '1';
27 Port ( CLOCK : In std_logic;
28 REG_IN : In std_logic_vector (7 downto 0);
31 REG_OUT : Out std_logic_vector (7 downto 0) );
37 Port Map ( CLOCK=>PCI_CLOCK,
38 REG_IN(7 downto 0)=>AD_REG(7 downto 0), RESET=>RESET,
40 REG_OUT(7 downto 0)=>REG_OUT_XX0(7 downto 0) );
42 Port Map ( CLOCK=>PCI_CLOCK,
43 REG_IN(7 downto 0)=>AD_REG(31 downto 24), RESET=>RESET,
45 REG_OUT(7 downto 0)=>REG_OUT_XX7(7 downto 0) );
47 Port Map ( CLOCK=>PCI_CLOCK,
48 REG_IN(7 downto 0)=>AD_REG(23 downto 16), RESET=>RESET,
50 REG_OUT(7 downto 0)=>REG_OUT_XX6(7 downto 0) );