PCI_IDSEL : In std_logic;\r
PCI_IRDYn : In std_logic;\r
PCI_RSTn : In std_logic;\r
- R_EFn : In std_logic;\r
- R_FFn : In std_logic;\r
- R_FIFO_Q_OUT : In std_logic_vector (7 downto 0);\r
- R_HFn : In std_logic;\r
- S_EFn : In std_logic;\r
- S_FFn : In std_logic;\r
- S_FIFO_Q_OUT : In std_logic_vector (7 downto 0);\r
- S_HFn : In std_logic;\r
SERIAL_IN : In std_logic;\r
SPC_RDY_IN : In std_logic;\r
TAST_RESn : In std_logic;\r
PCI_SERRn : Out std_logic;\r
PCI_STOPn : Out std_logic;\r
PCI_TRDYn : Out std_logic;\r
- R_FIFO_D_IN : Out std_logic_vector (7 downto 0);\r
- R_FIFO_READn : Out std_logic;\r
- R_FIFO_RESETn : Out std_logic;\r
- R_FIFO_RTn : Out std_logic;\r
- R_FIFO_WRITEn : Out std_logic;\r
- S_FIFO_D_IN : Out std_logic_vector (7 downto 0);\r
- S_FIFO_READn : Out std_logic;\r
- S_FIFO_RESETn : Out std_logic;\r
- S_FIFO_RTn : Out std_logic;\r
- S_FIFO_WRITEn : Out std_logic;\r
SERIAL_OUT : Out std_logic;\r
SPC_RDY_OUT : Out std_logic;\r
TB_IDSEL : Out std_logic;\r
signal READ_SEL : std_logic_vector (1 downto 0);\r
signal AD_REG : std_logic_vector (31 downto 0);\r
signal REG_OUT_XX7 : std_logic_vector (7 downto 0);\r
+ signal R_EFn : std_logic;\r
+ signal R_FFn : std_logic;\r
+ signal R_FIFO_Q_OUT : std_logic_vector (7 downto 0);\r
+ signal R_HFn : std_logic;\r
+ signal S_EFn : std_logic;\r
+ signal S_FFn : std_logic;\r
+ signal S_FIFO_Q_OUT : std_logic_vector (7 downto 0);\r
+ signal S_HFn : std_logic;\r
+ signal R_FIFO_D_IN : std_logic_vector (7 downto 0);\r
+ signal R_FIFO_READn : std_logic;\r
+ signal R_FIFO_RESETn : std_logic;\r
+ signal R_FIFO_RTn : std_logic;\r
+ signal R_FIFO_WRITEn : std_logic;\r
+ signal S_FIFO_D_IN : std_logic_vector (7 downto 0);\r
+ signal S_FIFO_READn : std_logic;\r
+ signal S_FIFO_RESETn : std_logic;\r
+ signal S_FIFO_RTn : std_logic;\r
+ signal S_FIFO_WRITEn : std_logic;\r
\r
component MESS_1_TB\r
Port ( DEVSELn : In std_logic;\r
WRITE_XX7_6 : Out std_logic );\r
end component;\r
\r
+component fifo_generator_v3_2\r
+ port (\r
+ clk: IN std_logic;\r
+ din: IN std_logic_VECTOR(7 downto 0);\r
+ rd_en: IN std_logic;\r
+ rst: IN std_logic;\r
+ wr_en: IN std_logic;\r
+ almost_empty: OUT std_logic;\r
+ almost_full: OUT std_logic;\r
+ dout: OUT std_logic_VECTOR(7 downto 0);\r
+ empty: OUT std_logic;\r
+ full: OUT std_logic;\r
+ prog_full: OUT std_logic);\r
+end component;\r
+\r
begin\r
\r
I19 : MESS_1_TB\r
WRITE_XX3_2=>WRITE_XX3_2, WRITE_XX5_4=>WRITE_XX5_4,\r
WRITE_XX7_6=>WRITE_XX7_6 );\r
\r
+receive_fifo : fifo_generator_v3_2\r
+ port map (\r
+ clk => PCI_CLOCK,\r
+ din => R_FIFO_D_IN,\r
+ rd_en => not R_FIFO_READn,\r
+ rst => not R_FIFO_RESETn,\r
+ wr_en => not R_FIFO_WRITEn,\r
+ dout => R_FIFO_Q_OUT,\r
+ empty => R_EFn,\r
+ full => R_FFn,\r
+ prog_full => R_HFn);\r
+\r
+send_fifo : fifo_generator_v3_2\r
+ port map (\r
+ clk => PCI_CLOCK,\r
+ din => S_FIFO_D_IN,\r
+ rd_en => not S_FIFO_READn,\r
+ rst => not S_FIFO_RESETn,\r
+ wr_en => not S_FIFO_WRITEn,\r
+ dout => S_FIFO_Q_OUT,\r
+ empty => S_EFn,\r
+ full => S_FFn,\r
+ prog_full => S_HFn);\r
end SCHEMATIC;\r