# NET "PCI_AD<7>" LOC = "E7" | IOSTANDARD = PCI33_3 ;
# NET "PCI_AD<8>" LOC = "B8" | IOSTANDARD = PCI33_3 ;
# NET "PCI_AD<9>" LOC = "F10" | IOSTANDARD = PCI33_3 ;
-NET "PCI_CLOCK" LOC = "A11" | IOSTANDARD = PCI33_3 ;
+#NET "PCI_CLOCK" LOC = "A11" | IOSTANDARD = PCI33_3 ;
# NET "PCI_IDSEL" LOC = "D14" | IOSTANDARD = PCI33_3 ;
# NET "PCI_CBEn<0>" LOC = "F9" | IOSTANDARD = PCI33_3 ;
# NET "PCI_CBEn<1>" LOC = "C10" | IOSTANDARD = PCI33_3 ;
# NET "TB_nDEVSEL" LOC = "M5" | IOSTANDARD = LVCMOS33 ;
# NET "TB_nINTA" LOC = "U2" | IOSTANDARD = LVCMOS33 ;
+NET "INT_CLOCK" LOC = "AA11" | IOSTANDARD = PCI33_3 ;
NET "MTX_CLK_PAD_I" LOC = "M2" | IOSTANDARD = LVCMOS33;
NET "MTXD_PAD_O<0>" LOC = "M5" | IOSTANDARD = LVCMOS33;
NET "PCI_CBE<1>" LOC = "C10" | IOSTANDARD = PCI33_3 ;
NET "PCI_CBE<2>" LOC = "D13" | IOSTANDARD = PCI33_3 ;
NET "PCI_CBE<3>" LOC = "E13" | IOSTANDARD = PCI33_3 ;
-NET "PCI_CLK" LOC = "A11" | IOSTANDARD = PCI33_3 ;
+#NET "PCI_CLK" LOC = "A11" | IOSTANDARD = PCI33_3 ;
+NET "PCI_CLK" LOC = "AA11" | IOSTANDARD = PCI33_3 ;
NET "PCI_IDSEL" LOC = "D14" | IOSTANDARD = PCI33_3 ;
NET "PCI_nDEVSEL" LOC = "E12" | IOSTANDARD = PCI33_3 ;
NET "PCI_nFRAME" LOC = "C13" | IOSTANDARD = PCI33_3 ;
NET "PCI_nREQ" LOC = "C18" | IOSTANDARD = PCI33_3 | SLEW = FAST ;
NET "LED5" LOC = "AB4" | IOSTANDARD = LVCMOS33 ;
NET "LED4" LOC = "AA4" | IOSTANDARD = LVCMOS33 ;
-NET "IDE1" LOC = "Y1" | IOSTANDARD = LVCMOS33 ;
-NET "IDE2" LOC = "M6" | IOSTANDARD = LVCMOS33 ;
-NET "IDE3" LOC = "M5" | IOSTANDARD = LVCMOS33 ;
-NET "IDE4" LOC = "U2" | IOSTANDARD = LVCMOS33 ;
+#NET "IDE1" LOC = "Y1" | IOSTANDARD = LVCMOS33 ;
+#NET "IDE2" LOC = "M6" | IOSTANDARD = LVCMOS33 ;
+#NET "IDE3" LOC = "M5" | IOSTANDARD = LVCMOS33 ;
+#NET "IDE4" LOC = "U2" | IOSTANDARD = LVCMOS33 ;
LED3 : out std_logic;\r
LED2 : out std_logic;\r
LED4 : out std_logic;\r
- LED5 : out std_logic;\r
- IDE1 : out std_logic;\r
- IDE2 : out std_logic;\r
- IDE3 : out std_logic;\r
- IDE4 : out std_logic\r
+ LED5 : out std_logic\r
+-- IDE1 : out std_logic;\r
+-- IDE2 : out std_logic;\r
+-- IDE3 : out std_logic;\r
+-- IDE4 : out std_logic\r
\r
);\r
end raggedstone;\r
led2_o => LED2,\r
led3_o => LED3,\r
led4_o => LED4,\r
- led5_o => LED5,\r
- led6_o => IDE1,\r
- led7_o => IDE2,\r
- led8_o => IDE3,\r
- led9_o => IDE4\r
+ led5_o => LED5\r
+-- led6_o => IDE1,\r
+-- led7_o => IDE2,\r
+-- led8_o => IDE3,\r
+-- led9_o => IDE4\r
);\r
\r
end raggedstone_arch;\r