PCI_IDSEL : In std_logic;\r
PCI_IRDYn : In std_logic;\r
PCI_RSTn : In std_logic;\r
- SERIAL_IN : In std_logic;\r
- SPC_RDY_IN : In std_logic;\r
+-- SERIAL_IN : In std_logic;\r
+-- SPC_RDY_IN : In std_logic;\r
TAST_RESn : In std_logic;\r
TAST_SETn : In std_logic;\r
PCI_AD : InOut std_logic_vector (31 downto 0);\r
PCI_SERRn : Out std_logic;\r
PCI_STOPn : Out std_logic;\r
PCI_TRDYn : Out std_logic;\r
- SERIAL_OUT : Out std_logic;\r
- SPC_RDY_OUT : Out std_logic;\r
+-- SERIAL_OUT : Out std_logic;\r
+-- SPC_RDY_OUT : Out std_logic;\r
TB_IDSEL : Out std_logic;\r
TB_nDEVSEL : Out std_logic;\r
TB_nINTA : Out std_logic );\r
signal S_FIFO_RESETn : std_logic;\r
signal S_FIFO_RTn : std_logic;\r
signal S_FIFO_WRITEn : std_logic;\r
+ signal SERIAL_IN : std_logic;\r
+ signal SPC_RDY_IN : std_logic;\r
+ signal SERIAL_OUT : std_logic;\r
+ signal SPC_RDY_OUT : std_logic;\r
\r
component MESS_1_TB\r
Port ( DEVSELn : In std_logic;\r
end component;\r
\r
begin\r
+ SERIAL_IN <= SERIAL_OUT;\r
+ SPC_RDY_IN <= SPC_RDY_OUT;\r
\r
I19 : MESS_1_TB\r
Port Map ( DEVSELn=>DEVSELn, INTAn=>INTAn, KONST_1=>KONST_1,\r